| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
 | 
					
						
							|  |  |  | //
 | 
					
						
							|  |  |  | // Licensed under the Apache License, Version 2.0 (the "License");
 | 
					
						
							|  |  |  | // you may not use this file except in compliance with the License.
 | 
					
						
							|  |  |  | // You may obtain a copy of the License at
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | //     http://www.apache.org/licenses/LICENSE-2.0
 | 
					
						
							|  |  |  | //
 | 
					
						
							|  |  |  | // Unless required by applicable law or agreed to in writing, software
 | 
					
						
							|  |  |  | // distributed under the License is distributed on an "AS IS" BASIS,
 | 
					
						
							|  |  |  | // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
 | 
					
						
							|  |  |  | // See the License for the specific language governing permissions and
 | 
					
						
							|  |  |  | // limitations under the License.
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifndef _ROM_CACHE_H_
 | 
					
						
							|  |  |  | #define _ROM_CACHE_H_
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-05-15 21:31:11 +03:00
										 |  |  | #include "soc/dport_access.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | #ifdef __cplusplus
 | 
					
						
							|  |  |  | extern "C" { | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /** \defgroup uart_apis, uart configuration and communication related apis
 | 
					
						
							|  |  |  |   * @brief uart apis | 
					
						
							|  |  |  |   */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /** @addtogroup uart_apis
 | 
					
						
							|  |  |  |   * @{ | 
					
						
							|  |  |  |   */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Initialise cache mmu, mark all entries as invalid. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int cpu_no : 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return None | 
					
						
							|  |  |  |   */ | 
					
						
							|  |  |  | void mmu_init(int cpu_no); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Set Flash-Cache mmu mapping. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int cpu_no : CPU number, 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int pod : process identifier. Range 0~7. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  unsigned int vaddr : virtual address in CPU address space. | 
					
						
							|  |  |  |   *                              Can be IRam0, IRam1, IRom0 and DRom0 memory address. | 
					
						
							|  |  |  |   *                              Should be aligned by psize. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  unsigned int paddr : physical address in Flash. | 
					
						
							|  |  |  |   *                              Should be aligned by psize. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int psize : page size of flash, in kilobytes. Should be 64 here. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int num : pages to be set. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return unsigned int: error status | 
					
						
							|  |  |  |   *                   0 : mmu set success | 
					
						
							|  |  |  |   *                   1 : vaddr or paddr is not aligned | 
					
						
							|  |  |  |   *                   2 : pid error | 
					
						
							|  |  |  |   *                   3 : psize error | 
					
						
							|  |  |  |   *                   4 : mmu table to be written is out of range | 
					
						
							|  |  |  |   *                   5 : vaddr is out of range | 
					
						
							|  |  |  |   */ | 
					
						
							| 
									
										
										
										
											2017-05-15 21:31:11 +03:00
										 |  |  | static inline unsigned int IRAM_ATTR cache_flash_mmu_set(int cpu_no, int pid, unsigned int vaddr, unsigned int paddr,  int psize, int num) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     extern unsigned int cache_flash_mmu_set_rom(int cpu_no, int pid, unsigned int vaddr, unsigned int paddr,  int psize, int num); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     unsigned int ret; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_START(); | 
					
						
							|  |  |  |     ret = cache_flash_mmu_set_rom(cpu_no, pid, vaddr, paddr, psize, num); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_END(); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Set Ext-SRAM-Cache mmu mapping. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							| 
									
										
										
										
											2018-11-26 23:22:11 +01:00
										 |  |  |   * Note that this code lives in IRAM and has a bugfix in respect to the ROM version | 
					
						
							|  |  |  |   * of this function (which erroneously refused a vaddr > 2MiB | 
					
						
							|  |  |  |   * | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  |   * @param  int cpu_no : CPU number, 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int pod : process identifier. Range 0~7. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  unsigned int vaddr : virtual address in CPU address space. | 
					
						
							|  |  |  |   *                              Can be IRam0, IRam1, IRom0 and DRom0 memory address. | 
					
						
							|  |  |  |   *                              Should be aligned by psize. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  unsigned int paddr : physical address in Ext-SRAM. | 
					
						
							|  |  |  |   *                              Should be aligned by psize. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int psize : page size of flash, in kilobytes. Should be 32 here. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int num : pages to be set. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return unsigned int: error status | 
					
						
							|  |  |  |   *                   0 : mmu set success | 
					
						
							|  |  |  |   *                   1 : vaddr or paddr is not aligned | 
					
						
							|  |  |  |   *                   2 : pid error | 
					
						
							|  |  |  |   *                   3 : psize error | 
					
						
							|  |  |  |   *                   4 : mmu table to be written is out of range | 
					
						
							|  |  |  |   *                   5 : vaddr is out of range | 
					
						
							|  |  |  |   */ | 
					
						
							| 
									
										
										
										
											2018-11-26 23:22:11 +01:00
										 |  |  | unsigned int IRAM_ATTR cache_sram_mmu_set(int cpu_no, int pid, unsigned int vaddr, unsigned int paddr, int psize, int num); | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Initialise cache access for the cpu. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int cpu_no : 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return None | 
					
						
							|  |  |  |   */ | 
					
						
							| 
									
										
										
										
											2017-05-15 21:31:11 +03:00
										 |  |  | static inline void IRAM_ATTR Cache_Read_Init(int cpu_no) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     extern void Cache_Read_Init_rom(int cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_START(); | 
					
						
							|  |  |  |     Cache_Read_Init_rom(cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_END(); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Flush the cache value for the cpu. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int cpu_no : 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return None | 
					
						
							|  |  |  |   */ | 
					
						
							| 
									
										
										
										
											2017-05-15 21:31:11 +03:00
										 |  |  | static inline void IRAM_ATTR Cache_Flush(int cpu_no) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     extern void Cache_Flush_rom(int cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_START(); | 
					
						
							|  |  |  |     Cache_Flush_rom(cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_END(); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Disable Cache access for the cpu. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int cpu_no : 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return None | 
					
						
							|  |  |  |   */ | 
					
						
							| 
									
										
										
										
											2017-05-15 21:31:11 +03:00
										 |  |  | static inline void IRAM_ATTR Cache_Read_Disable(int cpu_no) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     extern void Cache_Read_Disable_rom(int cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_START(); | 
					
						
							|  |  |  |     Cache_Read_Disable_rom(cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_END(); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @brief Enable Cache access for the cpu. | 
					
						
							|  |  |  |   *        Please do not call this function in your SDK application. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @param  int cpu_no : 0 for PRO cpu, 1 for APP cpu. | 
					
						
							|  |  |  |   * | 
					
						
							|  |  |  |   * @return None | 
					
						
							|  |  |  |   */ | 
					
						
							| 
									
										
										
										
											2017-05-15 21:31:11 +03:00
										 |  |  | static inline void IRAM_ATTR Cache_Read_Enable(int cpu_no) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     extern void Cache_Read_Enable_rom(int cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_START(); | 
					
						
							|  |  |  |     Cache_Read_Enable_rom(cpu_no); | 
					
						
							|  |  |  |     DPORT_STALL_OTHER_CPU_END(); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2016-10-06 14:21:30 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |   * @} | 
					
						
							|  |  |  |   */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef __cplusplus
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif /* _ROM_CACHE_H_ */
 |