| 
									
										
										
										
											2021-08-05 17:35:07 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * SPDX-FileCopyrightText: 2016-2021 Espressif Systems (Shanghai) CO LTD | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * SPDX-License-Identifier: Apache-2.0 | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2019-05-10 11:34:06 +08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <stdint.h>
 | 
					
						
							|  |  |  | #include <stddef.h>
 | 
					
						
							|  |  |  | #include <string.h>
 | 
					
						
							|  |  |  | #include <sys/param.h>
 | 
					
						
							|  |  |  | #include "esp_attr.h"
 | 
					
						
							| 
									
										
										
										
											2022-07-21 19:24:42 +08:00
										 |  |  | #include "esp_cpu.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-10 11:34:06 +08:00
										 |  |  | #include "soc/wdev_reg.h"
 | 
					
						
							| 
									
										
										
										
											2021-11-06 17:23:21 +08:00
										 |  |  | #include "esp_private/esp_clk.h"
 | 
					
						
							| 
									
										
										
										
											2021-01-29 13:42:17 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2023-06-02 14:19:01 +08:00
										 |  |  | #if SOC_LP_TIMER_SUPPORTED
 | 
					
						
							| 
									
										
										
										
											2023-02-10 14:13:20 +08:00
										 |  |  | #include "hal/lp_timer_hal.h"
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2021-10-25 19:13:42 +08:00
										 |  |  | #if defined CONFIG_IDF_TARGET_ESP32S3
 | 
					
						
							| 
									
										
										
										
											2023-05-30 12:15:48 +08:00
										 |  |  | #define APB_CYCLE_WAIT_NUM (1778) /* If APB clock is 80 MHz, the maximum sampling frequency is around 45 KHz*/
 | 
					
						
							| 
									
										
										
										
											2021-10-25 19:13:42 +08:00
										 |  |  |                                   /* 45 KHz reading frequency is the maximum we have tested so far on S3 */ | 
					
						
							| 
									
										
										
										
											2023-02-10 14:13:20 +08:00
										 |  |  | #elif defined CONFIG_IDF_TARGET_ESP32C6
 | 
					
						
							| 
									
										
										
										
											2023-05-30 12:15:48 +08:00
										 |  |  | #define APB_CYCLE_WAIT_NUM (160 * 16) /* On ESP32C6, we only read one byte at a time, then XOR the value with
 | 
					
						
							|  |  |  |                                       * an asynchronous timer (see code below). | 
					
						
							|  |  |  |                                       * The current value translates to a sampling frequency of around 62.5 KHz | 
					
						
							|  |  |  |                                       * for reading 8 bit samples, which is the rate at which the RNG was tested, | 
					
						
							| 
									
										
										
										
											2023-02-10 14:13:20 +08:00
										 |  |  |                                       * plus additional overhead for the calculation, making it slower. */ | 
					
						
							|  |  |  | #elif defined CONFIG_IDF_TARGET_ESP32H2
 | 
					
						
							| 
									
										
										
										
											2023-05-30 12:15:48 +08:00
										 |  |  | #define APB_CYCLE_WAIT_NUM (96 * 16) /* Same reasoning as for ESP32C6, but the CPU frequency on ESP32H2 is
 | 
					
						
							| 
									
										
										
										
											2023-02-10 14:13:20 +08:00
										 |  |  |                                       * 96MHz instead of 160 MHz */ | 
					
						
							| 
									
										
										
										
											2021-10-25 19:13:42 +08:00
										 |  |  | #else
 | 
					
						
							|  |  |  | #define APB_CYCLE_WAIT_NUM (16)
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2019-05-10 11:34:06 +08:00
										 |  |  | uint32_t IRAM_ATTR esp_random(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* The PRNG which implements WDEV_RANDOM register gets 2 bits
 | 
					
						
							|  |  |  |      * of extra entropy from a hardware randomness source every APB clock cycle | 
					
						
							|  |  |  |      * (provided WiFi or BT are enabled). To make sure entropy is not drained | 
					
						
							|  |  |  |      * faster than it is added, this function needs to wait for at least 16 APB | 
					
						
							|  |  |  |      * clock cycles after reading previous word. This implementation may actually | 
					
						
							|  |  |  |      * wait a bit longer due to extra time spent in arithmetic and branch statements. | 
					
						
							|  |  |  |      * | 
					
						
							|  |  |  |      * As a (probably unncessary) precaution to avoid returning the | 
					
						
							|  |  |  |      * RNG state as-is, the result is XORed with additional | 
					
						
							|  |  |  |      * WDEV_RND_REG reads while waiting. | 
					
						
							|  |  |  |      */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* This code does not run in a critical section, so CPU frequency switch may
 | 
					
						
							|  |  |  |      * happens while this code runs (this will not happen in the current | 
					
						
							|  |  |  |      * implementation, but possible in the future). However if that happens, | 
					
						
							|  |  |  |      * the number of cycles spent on frequency switching will certainly be more | 
					
						
							|  |  |  |      * than the number of cycles we need to wait here. | 
					
						
							|  |  |  |      */ | 
					
						
							|  |  |  |     uint32_t cpu_to_apb_freq_ratio = esp_clk_cpu_freq() / esp_clk_apb_freq(); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     static uint32_t last_ccount = 0; | 
					
						
							|  |  |  |     uint32_t ccount; | 
					
						
							|  |  |  |     uint32_t result = 0; | 
					
						
							| 
									
										
										
										
											2023-06-02 14:19:01 +08:00
										 |  |  | #if SOC_LP_TIMER_SUPPORTED
 | 
					
						
							| 
									
										
										
										
											2023-02-10 14:13:20 +08:00
										 |  |  |     for (size_t i = 0; i < sizeof(result); i++) { | 
					
						
							|  |  |  |         do { | 
					
						
							|  |  |  |             ccount = esp_cpu_get_cycle_count(); | 
					
						
							|  |  |  |             result ^= REG_READ(WDEV_RND_REG); | 
					
						
							|  |  |  |         } while (ccount - last_ccount < cpu_to_apb_freq_ratio * APB_CYCLE_WAIT_NUM); | 
					
						
							|  |  |  |         uint32_t current_rtc_timer_counter = (lp_timer_hal_get_cycle_count() & 0xFF); | 
					
						
							|  |  |  |         result ^= ((result ^ current_rtc_timer_counter) & 0xFF) << (i * 8); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2019-05-10 11:34:06 +08:00
										 |  |  |     do { | 
					
						
							| 
									
										
										
										
											2022-07-21 19:24:42 +08:00
										 |  |  |         ccount = esp_cpu_get_cycle_count(); | 
					
						
							| 
									
										
										
										
											2019-05-10 11:34:06 +08:00
										 |  |  |         result ^= REG_READ(WDEV_RND_REG); | 
					
						
							| 
									
										
										
										
											2021-10-25 19:13:42 +08:00
										 |  |  |     } while (ccount - last_ccount < cpu_to_apb_freq_ratio * APB_CYCLE_WAIT_NUM); | 
					
						
							| 
									
										
										
										
											2023-02-10 14:13:20 +08:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2019-05-10 11:34:06 +08:00
										 |  |  |     last_ccount = ccount; | 
					
						
							|  |  |  |     return result ^ REG_READ(WDEV_RND_REG); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void esp_fill_random(void *buf, size_t len) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     assert(buf != NULL); | 
					
						
							|  |  |  |     uint8_t *buf_bytes = (uint8_t *)buf; | 
					
						
							|  |  |  |     while (len > 0) { | 
					
						
							|  |  |  |         uint32_t word = esp_random(); | 
					
						
							|  |  |  |         uint32_t to_copy = MIN(sizeof(word), len); | 
					
						
							|  |  |  |         memcpy(buf_bytes, &word, to_copy); | 
					
						
							|  |  |  |         buf_bytes += to_copy; | 
					
						
							|  |  |  |         len -= to_copy; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } |