From 7585e86a05d31b4a9f880800e2cae84a8e644b2c Mon Sep 17 00:00:00 2001 From: jiangguangming Date: Thu, 5 Jan 2023 15:52:49 +0800 Subject: [PATCH] esp_rom: update H2 and C2 rom rtc.h --- components/esp_rom/include/esp32c2/rom/rtc.h | 38 +------------- components/esp_rom/include/esp32h2/rom/rtc.h | 55 ++++++++------------ 2 files changed, 22 insertions(+), 71 deletions(-) diff --git a/components/esp_rom/include/esp32c2/rom/rtc.h b/components/esp_rom/include/esp32c2/rom/rtc.h index 910792a29a..f5b2a35478 100644 --- a/components/esp_rom/include/esp32c2/rom/rtc.h +++ b/components/esp_rom/include/esp32c2/rom/rtc.h @@ -4,16 +4,13 @@ * SPDX-License-Identifier: Apache-2.0 */ -#ifndef _ROM_RTC_H_ -#define _ROM_RTC_H_ +#pragma once #include "ets_sys.h" #include #include #include "esp_assert.h" - -#include "soc/soc.h" #include "soc/rtc_cntl_reg.h" #include "soc/reset_reasons.h" @@ -161,17 +158,6 @@ RESET_REASON rtc_get_reset_reason(int cpu_no); */ WAKEUP_REASON rtc_get_wakeup_cause(void); -/** - * @brief Get CRC for Fast RTC Memory. - * - * @param uint32_t start_addr : 0 - 0x7ff for Fast RTC Memory. - * - * @param uint32_t crc_len : 0 - 0x7ff, 0 for 4 byte, 0x7ff for 0x2000 byte. - * - * @return uint32_t : CRC32 result - */ -uint32_t calc_rtc_memory_crc(uint32_t start_addr, uint32_t crc_len); - /** * @brief Suppress ROM log by setting specific RTC control register. * @note This is not a permanent disable of ROM logging since the RTC register can not retain after chip reset. @@ -190,26 +176,6 @@ static inline void rtc_suppress_rom_log(void) REG_SET_BIT(RTC_CNTL_STORE4_REG, RTC_DISABLE_ROM_LOG); } -/** - * @brief Set CRC of Fast RTC memory 0-0x7ff into RTC STORE7. - * - * @param None - * - * @return None - */ -void set_rtc_memory_crc(void); - -/** - * @brief Fetch entry from RTC memory and RTC STORE reg - * - * @param uint32_t * entry_addr : the address to save entry - * - * @param RESET_REASON reset_reason : reset reason this time - * - * @return None - */ -void rtc_boot_control(uint32_t *entry_addr, RESET_REASON reset_reason); - /** * @brief Software Reset digital core. * @@ -241,5 +207,3 @@ void software_reset_cpu(int cpu_no); #ifdef __cplusplus } #endif - -#endif /* _ROM_RTC_H_ */ diff --git a/components/esp_rom/include/esp32h2/rom/rtc.h b/components/esp_rom/include/esp32h2/rom/rtc.h index 2629fd9a6d..8499f1b052 100644 --- a/components/esp_rom/include/esp32h2/rom/rtc.h +++ b/components/esp_rom/include/esp32h2/rom/rtc.h @@ -4,16 +4,11 @@ * SPDX-License-Identifier: Apache-2.0 */ -#ifndef _ROM_RTC_H_ -#define _ROM_RTC_H_ - -#include "ets_sys.h" +#pragma once #include #include #include "esp_assert.h" - -#include "soc/soc.h" #include "soc/rtc_cntl_reg.h" #include "soc/reset_reasons.h" @@ -67,7 +62,6 @@ extern "C" { #define RTC_DISABLE_ROM_LOG ((1 << 0) | (1 << 16)) //!< Disable logging from the ROM code. - typedef enum { AWAKE = 0, //