mirror of
				https://github.com/espressif/esp-idf.git
				synced 2025-11-04 00:51:42 +01:00 
			
		
		
		
	update all struct headers to be more "standardized":
- bit fields are properly wrapped with struct
- bitwidth sum should be 32 within same struct, so that it's correctly padded with reserved bits
- bit field should be uint32_t
- typedef volatile struct xxx{} yyy;: xxx must exists. refer: https://github.com/espressif/esp-idf/pull/3199
added helper macros to force peripheral registers being accessed in 32 bitwidth
added a check script into ci
		
	
		
			
				
	
	
		
			2754 lines
		
	
	
		
			101 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			2754 lines
		
	
	
		
			101 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
// Copyright 2017-2021 Espressif Systems (Shanghai) PTE LTD
 | 
						|
//
 | 
						|
// Licensed under the Apache License, Version 2.0 (the "License");
 | 
						|
// you may not use this file except in compliance with the License.
 | 
						|
// You may obtain a copy of the License at
 | 
						|
//
 | 
						|
//     http://www.apache.org/licenses/LICENSE-2.0
 | 
						|
//
 | 
						|
// Unless required by applicable law or agreed to in writing, software
 | 
						|
// distributed under the License is distributed on an "AS IS" BASIS,
 | 
						|
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
 | 
						|
// See the License for the specific language governing permissions and
 | 
						|
// limitations under the License.
 | 
						|
#ifndef _SOC_SENSITIVE_STRUCT_H_
 | 
						|
#define _SOC_SENSITIVE_STRUCT_H_
 | 
						|
 | 
						|
 | 
						|
#include <stdint.h>
 | 
						|
#ifdef __cplusplus
 | 
						|
extern "C" {
 | 
						|
#endif
 | 
						|
 | 
						|
typedef volatile struct sensitive_dev_s {
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t cache_dataarray_connect_lock  :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } cache_dataarray_connect_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t cache_dataarray_connect_flatten:    8;
 | 
						|
            uint32_t reserved8                     :    24;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } cache_dataarray_connect_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t apb_peripheral_access_lock    :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } apb_peripheral_access_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t apb_peripheral_access_split_burst:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } apb_peripheral_access_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t internal_sram_usage_lock      :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } internal_sram_usage_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t internal_sram_icache_usage    :    2;
 | 
						|
            uint32_t internal_sram_dcache_usage    :    2;
 | 
						|
            uint32_t internal_sram_cpu_usage       :    7;
 | 
						|
            uint32_t reserved11                    :    21;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } internal_sram_usage_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t internal_sram_core0_trace_usage:    7;
 | 
						|
            uint32_t internal_sram_core1_trace_usage:    7;
 | 
						|
            uint32_t internal_sram_core0_trace_alloc:    2;
 | 
						|
            uint32_t internal_sram_core1_trace_alloc:    2;
 | 
						|
            uint32_t reserved18                    :    14;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } internal_sram_usage_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t internal_sram_mac_dump_usage  :    4;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } internal_sram_usage_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t internal_sram_log_usage       :    7;
 | 
						|
            uint32_t reserved7                     :    25;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } internal_sram_usage_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t retention_disable             :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } retention_disable;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t cache_tag_access_lock         :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } cache_tag_access_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t pro_i_tag_rd_acs              :    1;
 | 
						|
            uint32_t pro_i_tag_wr_acs              :    1;
 | 
						|
            uint32_t pro_d_tag_rd_acs              :    1;
 | 
						|
            uint32_t pro_d_tag_wr_acs              :    1;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } cache_tag_access_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t cache_mmu_access_lock         :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } cache_mmu_access_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t pro_mmu_rd_acs                :    1;
 | 
						|
            uint32_t pro_mmu_wr_acs                :    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } cache_mmu_access_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_spi2_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_spi2_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_spi2_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_spi3_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_spi3_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_spi3_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_uhci0_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_uhci0_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_uhci0_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_i2s0_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_i2s0_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_i2s0_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_i2s1_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_i2s1_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_i2s1_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_mac_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_mac_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_mac_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_backup_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_backup_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_backup_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_aes_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_aes_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_aes_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_sha_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_sha_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_sha_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_adc_dac_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_adc_dac_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_adc_dac_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_rmt_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_rmt_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_rmt_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_lcd_cam_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_lcd_cam_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_lcd_cam_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_usb_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_usb_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_usb_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_lc_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_lc_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_lc_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_sdio_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_sram_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_sram_pms_1:    2;
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_sram_pms_2:    2;
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_sram_pms_3:    2;
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_sram_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t dma_apbperi_sdio_pms_constrain_sram_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_sdio_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_pms_monitor_lock  :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_status_world:    2;
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_status_addr:    22;
 | 
						|
            uint32_t reserved25                    :    7;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_pms_monitor_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_status_wr:    1;
 | 
						|
            uint32_t dma_apbperi_pms_monitor_violate_status_byteen:    16;
 | 
						|
            uint32_t reserved17                    :    15;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } dma_apbperi_pms_monitor_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_dram0_dma_split_line_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_dram0_dma_split_line_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_0:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_1:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_2:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_3:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_4:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_5:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_category_6:    2;
 | 
						|
            uint32_t core_x_iram0_dram0_dma_sram_splitaddr:    8;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_dram0_dma_split_line_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_0:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_1:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_2:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_3:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_4:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_5:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_category_6:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_0_splitaddr:    8;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_dram0_dma_split_line_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_0:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_1:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_2:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_3:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_4:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_5:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_category_6:    2;
 | 
						|
            uint32_t core_x_iram0_sram_line_1_splitaddr:    8;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_dram0_dma_split_line_constrain_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_0:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_1:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_2:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_3:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_4:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_5:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_category_6:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_0_splitaddr:    8;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_dram0_dma_split_line_constrain_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_0:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_1:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_2:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_3:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_4:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_5:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_category_6:    2;
 | 
						|
            uint32_t core_x_dram0_dma_sram_line_1_splitaddr:    8;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_dram0_dma_split_line_constrain_5;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_1_pms_0:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_1_pms_1:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_1_pms_2:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_1_pms_3:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_1_cachedataarray_pms_0:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_1_cachedataarray_pms_1:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_rom_world_1_pms:    3;
 | 
						|
            uint32_t reserved21                    :    11;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_0_pms_0:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_0_pms_1:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_0_pms_2:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_0_pms_3:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_0_cachedataarray_pms_0:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_sram_world_0_cachedataarray_pms_1:    3;
 | 
						|
            uint32_t core_x_iram0_pms_constrain_rom_world_0_pms:    3;
 | 
						|
            uint32_t reserved21                    :    11;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_iram0_pms_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_iram0_pms_monitor_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_iram0_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_iram0_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_status_wr:    1;
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_status_loadstore:    1;
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_status_world:    2;
 | 
						|
            uint32_t core_0_iram0_pms_monitor_violate_status_addr:    24;
 | 
						|
            uint32_t reserved29                    :    3;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_iram0_pms_monitor_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_iram0_pms_monitor_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_iram0_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_iram0_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_status_wr:    1;
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_status_loadstore:    1;
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_status_world:    2;
 | 
						|
            uint32_t core_1_iram0_pms_monitor_violate_status_addr:    24;
 | 
						|
            uint32_t reserved29                    :    3;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_iram0_pms_monitor_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_dram0_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_dram0_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_0_pms_0:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_0_pms_1:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_0_pms_2:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_0_pms_3:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_0_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_0_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_1_pms_0:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_1_pms_1:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_1_pms_2:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_1_pms_3:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_1_cachedataarray_pms_0:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_sram_world_1_cachedataarray_pms_1:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_rom_world_0_pms:    2;
 | 
						|
            uint32_t core_x_dram0_pms_constrain_rom_world_1_pms:    2;
 | 
						|
            uint32_t reserved28                    :    4;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_x_dram0_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_dram0_pms_monitor_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_dram0_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_dram0_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_status_lock:    1;
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_status_world:    2;
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_status_addr:    22;
 | 
						|
            uint32_t reserved26                    :    6;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_dram0_pms_monitor_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_status_wr:    1;
 | 
						|
            uint32_t core_0_dram0_pms_monitor_violate_status_byteen:    16;
 | 
						|
            uint32_t reserved17                    :    15;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_dram0_pms_monitor_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_dram0_pms_monitor_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_dram0_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_dram0_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_status_lock:    1;
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_status_world:    2;
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_status_addr:    22;
 | 
						|
            uint32_t reserved26                    :    6;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_dram0_pms_monitor_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_status_wr:    1;
 | 
						|
            uint32_t core_1_dram0_pms_monitor_violate_status_byteen:    16;
 | 
						|
            uint32_t reserved17                    :    15;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_dram0_pms_monitor_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_uart:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_g0spi_1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_g0spi_0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_gpio:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_fe2:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_fe:    2;
 | 
						|
            uint32_t reserved12                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_rtc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_io_mux:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_hinf:    2;
 | 
						|
            uint32_t reserved22                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_misc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_i2c:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_i2s0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_uart1:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_bt:    2;
 | 
						|
            uint32_t reserved2                     :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_i2c_ext0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_uhci0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_slchost:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_rmt:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_pcnt:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_slc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_ledc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_backup:    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_bb:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_pwm0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_timergroup:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_timergroup1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_systimer:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_spi_2:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_spi_3:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_apb_ctrl:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_i2c_ext1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_sdio_host:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_can:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_pwm1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_i2s1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_uart2:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_rwbt:    2;
 | 
						|
            uint32_t reserved24                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_wifimac:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_pwr:    2;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_usb_device:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_usb_wrap:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_crypto_peri:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_crypto_dma:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_apb_adc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_lcd_cam:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_bt_pwr:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_usb:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_system:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_sensitive:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_interrupt:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_dma_copy:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_cache_config:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_ad:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_dio:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_0_world_controller:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_uart:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_g0spi_1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_g0spi_0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_gpio:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_fe2:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_fe:    2;
 | 
						|
            uint32_t reserved12                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_rtc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_io_mux:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_hinf:    2;
 | 
						|
            uint32_t reserved22                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_misc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_i2c:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_i2s0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_uart1:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_5;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_bt:    2;
 | 
						|
            uint32_t reserved2                     :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_i2c_ext0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_uhci0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_slchost:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_rmt:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_pcnt:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_slc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_ledc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_backup:    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_bb:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_pwm0:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_timergroup:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_timergroup1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_systimer:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_spi_2:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_spi_3:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_apb_ctrl:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_i2c_ext1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_sdio_host:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_can:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_pwm1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_i2s1:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_uart2:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_rwbt:    2;
 | 
						|
            uint32_t reserved24                    :    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_wifimac:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_pwr:    2;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_7;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_usb_device:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_usb_wrap:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_crypto_peri:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_crypto_dma:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_apb_adc:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_lcd_cam:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_bt_pwr:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_usb:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_system:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_sensitive:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_interrupt:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_dma_copy:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_cache_config:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_ad:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_dio:    2;
 | 
						|
            uint32_t core_0_pif_pms_constrain_world_1_world_controller:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_8;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcfast_spltaddr_world_0:    11;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcfast_spltaddr_world_1:    11;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_9;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcfast_world_0_l:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcfast_world_0_h:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcfast_world_1_l:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcfast_world_1_h:    3;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_10;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_0_spltaddr_world_0:    11;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_0_spltaddr_world_1:    11;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_11;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_0_world_0_l:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_0_world_0_h:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_0_world_1_l:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_0_world_1_h:    3;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_12;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_1_spltaddr_world_0:    11;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_1_spltaddr_world_1:    11;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_13;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_1_world_0_l:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_1_world_0_h:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_1_world_1_l:    3;
 | 
						|
            uint32_t core_0_pif_pms_constrain_rtcslow_1_world_1_h:    3;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_constrain_14;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_0:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_1:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_2:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_3:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_4:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_5:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_6:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_7:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_8:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_9:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_0_area_10:    2;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_0:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_1:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_2:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_3:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_4:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_5:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_6:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_7:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_8:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_9:    2;
 | 
						|
            uint32_t core_0_region_pms_constrain_world_1_area_10:    2;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_0:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_1:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_2:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_5;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_3:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_4:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_7;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_5:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_8;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_6:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_9;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_7:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_10;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_8:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_11;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_9:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_12;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_10:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_13;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_region_pms_constrain_addr_11:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_region_pms_constrain_14;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_monitor_lock   :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_status_hport_0:    1;
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_status_hsize:    3;
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_status_hwrite:    1;
 | 
						|
            uint32_t core_0_pif_pms_monitor_violate_status_hworld:    2;
 | 
						|
            uint32_t reserved8                     :    24;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_monitor_2;
 | 
						|
    uint32_t core_0_pif_pms_monitor_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_monitor_nonword_violate_clr:    1;
 | 
						|
            uint32_t core_0_pif_pms_monitor_nonword_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_monitor_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_pif_pms_monitor_nonword_violate_intr:    1;
 | 
						|
            uint32_t core_0_pif_pms_monitor_nonword_violate_status_hsize:    2;
 | 
						|
            uint32_t core_0_pif_pms_monitor_nonword_violate_status_hworld:    2;
 | 
						|
            uint32_t reserved5                     :    27;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_pif_pms_monitor_5;
 | 
						|
    uint32_t core_0_pif_pms_monitor_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_vecbase_override_lock  :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_vecbase_override_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_vecbase_world_mask     :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_vecbase_override_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_vecbase_override_world0_value:    22;
 | 
						|
            uint32_t core_0_vecbase_override_sel   :    2;
 | 
						|
            uint32_t reserved24                    :    8;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_vecbase_override_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_vecbase_override_world1_value:    22;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_vecbase_override_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_toomanyexceptions_m_override_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_toomanyexceptions_m_override_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_0_toomanyexceptions_m_override:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_0_toomanyexceptions_m_override_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_uart:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_g0spi_1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_g0spi_0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_gpio:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_fe2:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_fe:    2;
 | 
						|
            uint32_t reserved12                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_rtc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_io_mux:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_hinf:    2;
 | 
						|
            uint32_t reserved22                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_misc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_i2c:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_i2s0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_uart1:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_bt:    2;
 | 
						|
            uint32_t reserved2                     :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_i2c_ext0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_uhci0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_slchost:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_rmt:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_pcnt:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_slc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_ledc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_backup:    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_bb:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_pwm0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_timergroup:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_timergroup1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_systimer:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_spi_2:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_spi_3:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_apb_ctrl:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_i2c_ext1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_sdio_host:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_can:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_pwm1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_i2s1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_uart2:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_rwbt:    2;
 | 
						|
            uint32_t reserved24                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_wifimac:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_pwr:    2;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_usb_device:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_usb_wrap:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_crypto_peri:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_crypto_dma:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_apb_adc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_lcd_cam:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_bt_pwr:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_usb:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_system:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_sensitive:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_interrupt:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_dma_copy:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_cache_config:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_ad:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_dio:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_0_world_controller:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_uart:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_g0spi_1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_g0spi_0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_gpio:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_fe2:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_fe:    2;
 | 
						|
            uint32_t reserved12                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_rtc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_io_mux:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_hinf:    2;
 | 
						|
            uint32_t reserved22                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_misc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_i2c:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_i2s0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_uart1:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_5;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_bt:    2;
 | 
						|
            uint32_t reserved2                     :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_i2c_ext0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_uhci0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_slchost:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_rmt:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_pcnt:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_slc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_ledc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_backup:    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_bb:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_pwm0:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_timergroup:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_timergroup1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_systimer:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_spi_2:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_spi_3:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_apb_ctrl:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_i2c_ext1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_sdio_host:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_can:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_pwm1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_i2s1:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_uart2:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_rwbt:    2;
 | 
						|
            uint32_t reserved24                    :    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_wifimac:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_pwr:    2;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_7;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_usb_device:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_usb_wrap:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_crypto_peri:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_crypto_dma:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_apb_adc:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_lcd_cam:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_bt_pwr:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_usb:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_system:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_sensitive:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_interrupt:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_dma_copy:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_cache_config:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_ad:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_dio:    2;
 | 
						|
            uint32_t core_1_pif_pms_constrain_world_1_world_controller:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_8;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcfast_spltaddr_world_0:    11;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcfast_spltaddr_world_1:    11;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_9;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcfast_world_0_l:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcfast_world_0_h:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcfast_world_1_l:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcfast_world_1_h:    3;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_10;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_0_spltaddr_world_0:    11;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_0_spltaddr_world_1:    11;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_11;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_0_world_0_l:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_0_world_0_h:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_0_world_1_l:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_0_world_1_h:    3;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_12;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_1_spltaddr_world_0:    11;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_1_spltaddr_world_1:    11;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_13;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_1_world_0_l:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_1_world_0_h:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_1_world_1_l:    3;
 | 
						|
            uint32_t core_1_pif_pms_constrain_rtcslow_1_world_1_h:    3;
 | 
						|
            uint32_t reserved12                    :    20;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_constrain_14;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_0:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_1:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_2:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_3:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_4:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_5:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_6:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_7:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_8:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_9:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_0_area_10:    2;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_0:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_1:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_2:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_3:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_4:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_5:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_6:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_7:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_8:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_9:    2;
 | 
						|
            uint32_t core_1_region_pms_constrain_world_1_area_10:    2;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_0:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_1:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_2:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_5;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_3:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_4:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_7;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_5:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_8;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_6:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_9;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_7:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_10;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_8:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_11;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_9:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_12;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_10:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_13;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_region_pms_constrain_addr_11:    30;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_region_pms_constrain_14;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_monitor_lock   :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_status_hport_0:    1;
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_status_hsize:    3;
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_status_hwrite:    1;
 | 
						|
            uint32_t core_1_pif_pms_monitor_violate_status_hworld:    2;
 | 
						|
            uint32_t reserved8                     :    24;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_monitor_2;
 | 
						|
    uint32_t core_1_pif_pms_monitor_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_monitor_nonword_violate_clr:    1;
 | 
						|
            uint32_t core_1_pif_pms_monitor_nonword_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_monitor_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_pif_pms_monitor_nonword_violate_intr:    1;
 | 
						|
            uint32_t core_1_pif_pms_monitor_nonword_violate_status_hsize:    2;
 | 
						|
            uint32_t core_1_pif_pms_monitor_nonword_violate_status_hworld:    2;
 | 
						|
            uint32_t reserved5                     :    27;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_pif_pms_monitor_5;
 | 
						|
    uint32_t core_1_pif_pms_monitor_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_vecbase_override_lock  :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_vecbase_override_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_vecbase_world_mask     :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_vecbase_override_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_vecbase_override_world0_value:    22;
 | 
						|
            uint32_t core_1_vecbase_override_sel   :    2;
 | 
						|
            uint32_t reserved24                    :    8;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_vecbase_override_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_vecbase_override_world1_value:    22;
 | 
						|
            uint32_t reserved22                    :    10;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_vecbase_override_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_toomanyexceptions_m_override_lock:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_toomanyexceptions_m_override_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t core_1_toomanyexceptions_m_override:    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } core_1_toomanyexceptions_m_override_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_lock :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_uart :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_g0spi_1:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_g0spi_0:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_gpio :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_fe2  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_fe   :    2;
 | 
						|
            uint32_t reserved12                    :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_rtc  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_io_mux:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_hinf :    2;
 | 
						|
            uint32_t reserved22                    :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_misc :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_i2c  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_i2s0 :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_uart1:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_bt   :    2;
 | 
						|
            uint32_t reserved2                     :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_i2c_ext0:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_uhci0:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_slchost:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_rmt  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_pcnt :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_slc  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_ledc :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_backup:    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_bb   :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_pwm0 :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_timergroup:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_timergroup1:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_systimer:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_spi_2:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_spi_3:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_apb_ctrl:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_i2c_ext1:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_sdio_host:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_can  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_pwm1 :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_i2s1 :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_uart2:    2;
 | 
						|
            uint32_t reserved18                    :    2;
 | 
						|
            uint32_t reserved20                    :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_rwbt :    2;
 | 
						|
            uint32_t reserved24                    :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_wifimac:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_pwr  :    2;
 | 
						|
            uint32_t reserved30                    :    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_usb_device:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_usb_wrap:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_crypto_peri:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_crypto_dma:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_apb_adc:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_lcd_cam:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_bt_pwr:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_usb  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_system:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_sensitive:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_interrupt:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_dma_copy:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_cache_config:    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_ad   :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_dio  :    2;
 | 
						|
            uint32_t backup_bus_pms_constrain_world_controller:    2;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_4;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_rtcfast_spltaddr:    11;
 | 
						|
            uint32_t reserved11                    :    21;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_5;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_constrain_rtcfast_l:    3;
 | 
						|
            uint32_t backup_bus_pms_constrain_rtcfast_h:    3;
 | 
						|
            uint32_t reserved6                     :    26;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_constrain_6;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_monitor_lock   :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_monitor_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_monitor_violate_clr:    1;
 | 
						|
            uint32_t backup_bus_pms_monitor_violate_en:    1;
 | 
						|
            uint32_t reserved2                     :    30;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_monitor_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t backup_bus_pms_monitor_violate_intr:    1;
 | 
						|
            uint32_t backup_bus_pms_monitor_violate_status_htrans:    2;
 | 
						|
            uint32_t backup_bus_pms_monitor_violate_status_hsize:    3;
 | 
						|
            uint32_t backup_bus_pms_monitor_violate_status_hwrite:    1;
 | 
						|
            uint32_t reserved7                     :    25;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } backup_bus_pms_monitor_2;
 | 
						|
    uint32_t backup_bus_pms_monitor_3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_boundary_lock            :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_boundary_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_boundary_0               :    14;
 | 
						|
            uint32_t reserved14                    :    18;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_boundary_0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_boundary_1               :    14;
 | 
						|
            uint32_t reserved14                    :    18;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_boundary_1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_boundary_2               :    14;
 | 
						|
            uint32_t reserved14                    :    18;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_boundary_2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_spi2_lock            :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_spi2_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_spi2_attr1           :    2;
 | 
						|
            uint32_t edma_pms_spi2_attr2           :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_spi2;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_spi3_lock            :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_spi3_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_spi3_attr1           :    2;
 | 
						|
            uint32_t edma_pms_spi3_attr2           :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_spi3;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_uhci0_lock           :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_uhci0_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_uhci0_attr1          :    2;
 | 
						|
            uint32_t edma_pms_uhci0_attr2          :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_uhci0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_i2s0_lock            :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_i2s0_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_i2s0_attr1           :    2;
 | 
						|
            uint32_t edma_pms_i2s0_attr2           :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_i2s0;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_i2s1_lock            :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_i2s1_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_i2s1_attr1           :    2;
 | 
						|
            uint32_t edma_pms_i2s1_attr2           :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_i2s1;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_lcd_cam_lock         :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_lcd_cam_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_lcd_cam_attr1        :    2;
 | 
						|
            uint32_t edma_pms_lcd_cam_attr2        :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_lcd_cam;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_aes_lock             :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_aes_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_aes_attr1            :    2;
 | 
						|
            uint32_t edma_pms_aes_attr2            :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_aes;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_sha_lock             :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_sha_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_sha_attr1            :    2;
 | 
						|
            uint32_t edma_pms_sha_attr2            :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_sha;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_adc_dac_lock         :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_adc_dac_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_adc_dac_attr1        :    2;
 | 
						|
            uint32_t edma_pms_adc_dac_attr2        :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_adc_dac;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_rmt_lock             :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_rmt_lock;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t edma_pms_rmt_attr1            :    2;
 | 
						|
            uint32_t edma_pms_rmt_attr2            :    2;
 | 
						|
            uint32_t reserved4                     :    28;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } edma_pms_rmt;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t reg_clk_en                    :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } clock_gate;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t dis_rtc_cpu                   :    1;
 | 
						|
            uint32_t reserved1                     :    31;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } rtc_pms;
 | 
						|
    uint32_t reserved_310;
 | 
						|
    uint32_t reserved_314;
 | 
						|
    uint32_t reserved_318;
 | 
						|
    uint32_t reserved_31c;
 | 
						|
    uint32_t reserved_320;
 | 
						|
    uint32_t reserved_324;
 | 
						|
    uint32_t reserved_328;
 | 
						|
    uint32_t reserved_32c;
 | 
						|
    uint32_t reserved_330;
 | 
						|
    uint32_t reserved_334;
 | 
						|
    uint32_t reserved_338;
 | 
						|
    uint32_t reserved_33c;
 | 
						|
    uint32_t reserved_340;
 | 
						|
    uint32_t reserved_344;
 | 
						|
    uint32_t reserved_348;
 | 
						|
    uint32_t reserved_34c;
 | 
						|
    uint32_t reserved_350;
 | 
						|
    uint32_t reserved_354;
 | 
						|
    uint32_t reserved_358;
 | 
						|
    uint32_t reserved_35c;
 | 
						|
    uint32_t reserved_360;
 | 
						|
    uint32_t reserved_364;
 | 
						|
    uint32_t reserved_368;
 | 
						|
    uint32_t reserved_36c;
 | 
						|
    uint32_t reserved_370;
 | 
						|
    uint32_t reserved_374;
 | 
						|
    uint32_t reserved_378;
 | 
						|
    uint32_t reserved_37c;
 | 
						|
    uint32_t reserved_380;
 | 
						|
    uint32_t reserved_384;
 | 
						|
    uint32_t reserved_388;
 | 
						|
    uint32_t reserved_38c;
 | 
						|
    uint32_t reserved_390;
 | 
						|
    uint32_t reserved_394;
 | 
						|
    uint32_t reserved_398;
 | 
						|
    uint32_t reserved_39c;
 | 
						|
    uint32_t reserved_3a0;
 | 
						|
    uint32_t reserved_3a4;
 | 
						|
    uint32_t reserved_3a8;
 | 
						|
    uint32_t reserved_3ac;
 | 
						|
    uint32_t reserved_3b0;
 | 
						|
    uint32_t reserved_3b4;
 | 
						|
    uint32_t reserved_3b8;
 | 
						|
    uint32_t reserved_3bc;
 | 
						|
    uint32_t reserved_3c0;
 | 
						|
    uint32_t reserved_3c4;
 | 
						|
    uint32_t reserved_3c8;
 | 
						|
    uint32_t reserved_3cc;
 | 
						|
    uint32_t reserved_3d0;
 | 
						|
    uint32_t reserved_3d4;
 | 
						|
    uint32_t reserved_3d8;
 | 
						|
    uint32_t reserved_3dc;
 | 
						|
    uint32_t reserved_3e0;
 | 
						|
    uint32_t reserved_3e4;
 | 
						|
    uint32_t reserved_3e8;
 | 
						|
    uint32_t reserved_3ec;
 | 
						|
    uint32_t reserved_3f0;
 | 
						|
    uint32_t reserved_3f4;
 | 
						|
    uint32_t reserved_3f8;
 | 
						|
    uint32_t reserved_3fc;
 | 
						|
    uint32_t reserved_400;
 | 
						|
    uint32_t reserved_404;
 | 
						|
    uint32_t reserved_408;
 | 
						|
    uint32_t reserved_40c;
 | 
						|
    uint32_t reserved_410;
 | 
						|
    uint32_t reserved_414;
 | 
						|
    uint32_t reserved_418;
 | 
						|
    uint32_t reserved_41c;
 | 
						|
    uint32_t reserved_420;
 | 
						|
    uint32_t reserved_424;
 | 
						|
    uint32_t reserved_428;
 | 
						|
    uint32_t reserved_42c;
 | 
						|
    uint32_t reserved_430;
 | 
						|
    uint32_t reserved_434;
 | 
						|
    uint32_t reserved_438;
 | 
						|
    uint32_t reserved_43c;
 | 
						|
    uint32_t reserved_440;
 | 
						|
    uint32_t reserved_444;
 | 
						|
    uint32_t reserved_448;
 | 
						|
    uint32_t reserved_44c;
 | 
						|
    uint32_t reserved_450;
 | 
						|
    uint32_t reserved_454;
 | 
						|
    uint32_t reserved_458;
 | 
						|
    uint32_t reserved_45c;
 | 
						|
    uint32_t reserved_460;
 | 
						|
    uint32_t reserved_464;
 | 
						|
    uint32_t reserved_468;
 | 
						|
    uint32_t reserved_46c;
 | 
						|
    uint32_t reserved_470;
 | 
						|
    uint32_t reserved_474;
 | 
						|
    uint32_t reserved_478;
 | 
						|
    uint32_t reserved_47c;
 | 
						|
    uint32_t reserved_480;
 | 
						|
    uint32_t reserved_484;
 | 
						|
    uint32_t reserved_488;
 | 
						|
    uint32_t reserved_48c;
 | 
						|
    uint32_t reserved_490;
 | 
						|
    uint32_t reserved_494;
 | 
						|
    uint32_t reserved_498;
 | 
						|
    uint32_t reserved_49c;
 | 
						|
    uint32_t reserved_4a0;
 | 
						|
    uint32_t reserved_4a4;
 | 
						|
    uint32_t reserved_4a8;
 | 
						|
    uint32_t reserved_4ac;
 | 
						|
    uint32_t reserved_4b0;
 | 
						|
    uint32_t reserved_4b4;
 | 
						|
    uint32_t reserved_4b8;
 | 
						|
    uint32_t reserved_4bc;
 | 
						|
    uint32_t reserved_4c0;
 | 
						|
    uint32_t reserved_4c4;
 | 
						|
    uint32_t reserved_4c8;
 | 
						|
    uint32_t reserved_4cc;
 | 
						|
    uint32_t reserved_4d0;
 | 
						|
    uint32_t reserved_4d4;
 | 
						|
    uint32_t reserved_4d8;
 | 
						|
    uint32_t reserved_4dc;
 | 
						|
    uint32_t reserved_4e0;
 | 
						|
    uint32_t reserved_4e4;
 | 
						|
    uint32_t reserved_4e8;
 | 
						|
    uint32_t reserved_4ec;
 | 
						|
    uint32_t reserved_4f0;
 | 
						|
    uint32_t reserved_4f4;
 | 
						|
    uint32_t reserved_4f8;
 | 
						|
    uint32_t reserved_4fc;
 | 
						|
    uint32_t reserved_500;
 | 
						|
    uint32_t reserved_504;
 | 
						|
    uint32_t reserved_508;
 | 
						|
    uint32_t reserved_50c;
 | 
						|
    uint32_t reserved_510;
 | 
						|
    uint32_t reserved_514;
 | 
						|
    uint32_t reserved_518;
 | 
						|
    uint32_t reserved_51c;
 | 
						|
    uint32_t reserved_520;
 | 
						|
    uint32_t reserved_524;
 | 
						|
    uint32_t reserved_528;
 | 
						|
    uint32_t reserved_52c;
 | 
						|
    uint32_t reserved_530;
 | 
						|
    uint32_t reserved_534;
 | 
						|
    uint32_t reserved_538;
 | 
						|
    uint32_t reserved_53c;
 | 
						|
    uint32_t reserved_540;
 | 
						|
    uint32_t reserved_544;
 | 
						|
    uint32_t reserved_548;
 | 
						|
    uint32_t reserved_54c;
 | 
						|
    uint32_t reserved_550;
 | 
						|
    uint32_t reserved_554;
 | 
						|
    uint32_t reserved_558;
 | 
						|
    uint32_t reserved_55c;
 | 
						|
    uint32_t reserved_560;
 | 
						|
    uint32_t reserved_564;
 | 
						|
    uint32_t reserved_568;
 | 
						|
    uint32_t reserved_56c;
 | 
						|
    uint32_t reserved_570;
 | 
						|
    uint32_t reserved_574;
 | 
						|
    uint32_t reserved_578;
 | 
						|
    uint32_t reserved_57c;
 | 
						|
    uint32_t reserved_580;
 | 
						|
    uint32_t reserved_584;
 | 
						|
    uint32_t reserved_588;
 | 
						|
    uint32_t reserved_58c;
 | 
						|
    uint32_t reserved_590;
 | 
						|
    uint32_t reserved_594;
 | 
						|
    uint32_t reserved_598;
 | 
						|
    uint32_t reserved_59c;
 | 
						|
    uint32_t reserved_5a0;
 | 
						|
    uint32_t reserved_5a4;
 | 
						|
    uint32_t reserved_5a8;
 | 
						|
    uint32_t reserved_5ac;
 | 
						|
    uint32_t reserved_5b0;
 | 
						|
    uint32_t reserved_5b4;
 | 
						|
    uint32_t reserved_5b8;
 | 
						|
    uint32_t reserved_5bc;
 | 
						|
    uint32_t reserved_5c0;
 | 
						|
    uint32_t reserved_5c4;
 | 
						|
    uint32_t reserved_5c8;
 | 
						|
    uint32_t reserved_5cc;
 | 
						|
    uint32_t reserved_5d0;
 | 
						|
    uint32_t reserved_5d4;
 | 
						|
    uint32_t reserved_5d8;
 | 
						|
    uint32_t reserved_5dc;
 | 
						|
    uint32_t reserved_5e0;
 | 
						|
    uint32_t reserved_5e4;
 | 
						|
    uint32_t reserved_5e8;
 | 
						|
    uint32_t reserved_5ec;
 | 
						|
    uint32_t reserved_5f0;
 | 
						|
    uint32_t reserved_5f4;
 | 
						|
    uint32_t reserved_5f8;
 | 
						|
    uint32_t reserved_5fc;
 | 
						|
    uint32_t reserved_600;
 | 
						|
    uint32_t reserved_604;
 | 
						|
    uint32_t reserved_608;
 | 
						|
    uint32_t reserved_60c;
 | 
						|
    uint32_t reserved_610;
 | 
						|
    uint32_t reserved_614;
 | 
						|
    uint32_t reserved_618;
 | 
						|
    uint32_t reserved_61c;
 | 
						|
    uint32_t reserved_620;
 | 
						|
    uint32_t reserved_624;
 | 
						|
    uint32_t reserved_628;
 | 
						|
    uint32_t reserved_62c;
 | 
						|
    uint32_t reserved_630;
 | 
						|
    uint32_t reserved_634;
 | 
						|
    uint32_t reserved_638;
 | 
						|
    uint32_t reserved_63c;
 | 
						|
    uint32_t reserved_640;
 | 
						|
    uint32_t reserved_644;
 | 
						|
    uint32_t reserved_648;
 | 
						|
    uint32_t reserved_64c;
 | 
						|
    uint32_t reserved_650;
 | 
						|
    uint32_t reserved_654;
 | 
						|
    uint32_t reserved_658;
 | 
						|
    uint32_t reserved_65c;
 | 
						|
    uint32_t reserved_660;
 | 
						|
    uint32_t reserved_664;
 | 
						|
    uint32_t reserved_668;
 | 
						|
    uint32_t reserved_66c;
 | 
						|
    uint32_t reserved_670;
 | 
						|
    uint32_t reserved_674;
 | 
						|
    uint32_t reserved_678;
 | 
						|
    uint32_t reserved_67c;
 | 
						|
    uint32_t reserved_680;
 | 
						|
    uint32_t reserved_684;
 | 
						|
    uint32_t reserved_688;
 | 
						|
    uint32_t reserved_68c;
 | 
						|
    uint32_t reserved_690;
 | 
						|
    uint32_t reserved_694;
 | 
						|
    uint32_t reserved_698;
 | 
						|
    uint32_t reserved_69c;
 | 
						|
    uint32_t reserved_6a0;
 | 
						|
    uint32_t reserved_6a4;
 | 
						|
    uint32_t reserved_6a8;
 | 
						|
    uint32_t reserved_6ac;
 | 
						|
    uint32_t reserved_6b0;
 | 
						|
    uint32_t reserved_6b4;
 | 
						|
    uint32_t reserved_6b8;
 | 
						|
    uint32_t reserved_6bc;
 | 
						|
    uint32_t reserved_6c0;
 | 
						|
    uint32_t reserved_6c4;
 | 
						|
    uint32_t reserved_6c8;
 | 
						|
    uint32_t reserved_6cc;
 | 
						|
    uint32_t reserved_6d0;
 | 
						|
    uint32_t reserved_6d4;
 | 
						|
    uint32_t reserved_6d8;
 | 
						|
    uint32_t reserved_6dc;
 | 
						|
    uint32_t reserved_6e0;
 | 
						|
    uint32_t reserved_6e4;
 | 
						|
    uint32_t reserved_6e8;
 | 
						|
    uint32_t reserved_6ec;
 | 
						|
    uint32_t reserved_6f0;
 | 
						|
    uint32_t reserved_6f4;
 | 
						|
    uint32_t reserved_6f8;
 | 
						|
    uint32_t reserved_6fc;
 | 
						|
    uint32_t reserved_700;
 | 
						|
    uint32_t reserved_704;
 | 
						|
    uint32_t reserved_708;
 | 
						|
    uint32_t reserved_70c;
 | 
						|
    uint32_t reserved_710;
 | 
						|
    uint32_t reserved_714;
 | 
						|
    uint32_t reserved_718;
 | 
						|
    uint32_t reserved_71c;
 | 
						|
    uint32_t reserved_720;
 | 
						|
    uint32_t reserved_724;
 | 
						|
    uint32_t reserved_728;
 | 
						|
    uint32_t reserved_72c;
 | 
						|
    uint32_t reserved_730;
 | 
						|
    uint32_t reserved_734;
 | 
						|
    uint32_t reserved_738;
 | 
						|
    uint32_t reserved_73c;
 | 
						|
    uint32_t reserved_740;
 | 
						|
    uint32_t reserved_744;
 | 
						|
    uint32_t reserved_748;
 | 
						|
    uint32_t reserved_74c;
 | 
						|
    uint32_t reserved_750;
 | 
						|
    uint32_t reserved_754;
 | 
						|
    uint32_t reserved_758;
 | 
						|
    uint32_t reserved_75c;
 | 
						|
    uint32_t reserved_760;
 | 
						|
    uint32_t reserved_764;
 | 
						|
    uint32_t reserved_768;
 | 
						|
    uint32_t reserved_76c;
 | 
						|
    uint32_t reserved_770;
 | 
						|
    uint32_t reserved_774;
 | 
						|
    uint32_t reserved_778;
 | 
						|
    uint32_t reserved_77c;
 | 
						|
    uint32_t reserved_780;
 | 
						|
    uint32_t reserved_784;
 | 
						|
    uint32_t reserved_788;
 | 
						|
    uint32_t reserved_78c;
 | 
						|
    uint32_t reserved_790;
 | 
						|
    uint32_t reserved_794;
 | 
						|
    uint32_t reserved_798;
 | 
						|
    uint32_t reserved_79c;
 | 
						|
    uint32_t reserved_7a0;
 | 
						|
    uint32_t reserved_7a4;
 | 
						|
    uint32_t reserved_7a8;
 | 
						|
    uint32_t reserved_7ac;
 | 
						|
    uint32_t reserved_7b0;
 | 
						|
    uint32_t reserved_7b4;
 | 
						|
    uint32_t reserved_7b8;
 | 
						|
    uint32_t reserved_7bc;
 | 
						|
    uint32_t reserved_7c0;
 | 
						|
    uint32_t reserved_7c4;
 | 
						|
    uint32_t reserved_7c8;
 | 
						|
    uint32_t reserved_7cc;
 | 
						|
    uint32_t reserved_7d0;
 | 
						|
    uint32_t reserved_7d4;
 | 
						|
    uint32_t reserved_7d8;
 | 
						|
    uint32_t reserved_7dc;
 | 
						|
    uint32_t reserved_7e0;
 | 
						|
    uint32_t reserved_7e4;
 | 
						|
    uint32_t reserved_7e8;
 | 
						|
    uint32_t reserved_7ec;
 | 
						|
    uint32_t reserved_7f0;
 | 
						|
    uint32_t reserved_7f4;
 | 
						|
    uint32_t reserved_7f8;
 | 
						|
    uint32_t reserved_7fc;
 | 
						|
    uint32_t reserved_800;
 | 
						|
    uint32_t reserved_804;
 | 
						|
    uint32_t reserved_808;
 | 
						|
    uint32_t reserved_80c;
 | 
						|
    uint32_t reserved_810;
 | 
						|
    uint32_t reserved_814;
 | 
						|
    uint32_t reserved_818;
 | 
						|
    uint32_t reserved_81c;
 | 
						|
    uint32_t reserved_820;
 | 
						|
    uint32_t reserved_824;
 | 
						|
    uint32_t reserved_828;
 | 
						|
    uint32_t reserved_82c;
 | 
						|
    uint32_t reserved_830;
 | 
						|
    uint32_t reserved_834;
 | 
						|
    uint32_t reserved_838;
 | 
						|
    uint32_t reserved_83c;
 | 
						|
    uint32_t reserved_840;
 | 
						|
    uint32_t reserved_844;
 | 
						|
    uint32_t reserved_848;
 | 
						|
    uint32_t reserved_84c;
 | 
						|
    uint32_t reserved_850;
 | 
						|
    uint32_t reserved_854;
 | 
						|
    uint32_t reserved_858;
 | 
						|
    uint32_t reserved_85c;
 | 
						|
    uint32_t reserved_860;
 | 
						|
    uint32_t reserved_864;
 | 
						|
    uint32_t reserved_868;
 | 
						|
    uint32_t reserved_86c;
 | 
						|
    uint32_t reserved_870;
 | 
						|
    uint32_t reserved_874;
 | 
						|
    uint32_t reserved_878;
 | 
						|
    uint32_t reserved_87c;
 | 
						|
    uint32_t reserved_880;
 | 
						|
    uint32_t reserved_884;
 | 
						|
    uint32_t reserved_888;
 | 
						|
    uint32_t reserved_88c;
 | 
						|
    uint32_t reserved_890;
 | 
						|
    uint32_t reserved_894;
 | 
						|
    uint32_t reserved_898;
 | 
						|
    uint32_t reserved_89c;
 | 
						|
    uint32_t reserved_8a0;
 | 
						|
    uint32_t reserved_8a4;
 | 
						|
    uint32_t reserved_8a8;
 | 
						|
    uint32_t reserved_8ac;
 | 
						|
    uint32_t reserved_8b0;
 | 
						|
    uint32_t reserved_8b4;
 | 
						|
    uint32_t reserved_8b8;
 | 
						|
    uint32_t reserved_8bc;
 | 
						|
    uint32_t reserved_8c0;
 | 
						|
    uint32_t reserved_8c4;
 | 
						|
    uint32_t reserved_8c8;
 | 
						|
    uint32_t reserved_8cc;
 | 
						|
    uint32_t reserved_8d0;
 | 
						|
    uint32_t reserved_8d4;
 | 
						|
    uint32_t reserved_8d8;
 | 
						|
    uint32_t reserved_8dc;
 | 
						|
    uint32_t reserved_8e0;
 | 
						|
    uint32_t reserved_8e4;
 | 
						|
    uint32_t reserved_8e8;
 | 
						|
    uint32_t reserved_8ec;
 | 
						|
    uint32_t reserved_8f0;
 | 
						|
    uint32_t reserved_8f4;
 | 
						|
    uint32_t reserved_8f8;
 | 
						|
    uint32_t reserved_8fc;
 | 
						|
    uint32_t reserved_900;
 | 
						|
    uint32_t reserved_904;
 | 
						|
    uint32_t reserved_908;
 | 
						|
    uint32_t reserved_90c;
 | 
						|
    uint32_t reserved_910;
 | 
						|
    uint32_t reserved_914;
 | 
						|
    uint32_t reserved_918;
 | 
						|
    uint32_t reserved_91c;
 | 
						|
    uint32_t reserved_920;
 | 
						|
    uint32_t reserved_924;
 | 
						|
    uint32_t reserved_928;
 | 
						|
    uint32_t reserved_92c;
 | 
						|
    uint32_t reserved_930;
 | 
						|
    uint32_t reserved_934;
 | 
						|
    uint32_t reserved_938;
 | 
						|
    uint32_t reserved_93c;
 | 
						|
    uint32_t reserved_940;
 | 
						|
    uint32_t reserved_944;
 | 
						|
    uint32_t reserved_948;
 | 
						|
    uint32_t reserved_94c;
 | 
						|
    uint32_t reserved_950;
 | 
						|
    uint32_t reserved_954;
 | 
						|
    uint32_t reserved_958;
 | 
						|
    uint32_t reserved_95c;
 | 
						|
    uint32_t reserved_960;
 | 
						|
    uint32_t reserved_964;
 | 
						|
    uint32_t reserved_968;
 | 
						|
    uint32_t reserved_96c;
 | 
						|
    uint32_t reserved_970;
 | 
						|
    uint32_t reserved_974;
 | 
						|
    uint32_t reserved_978;
 | 
						|
    uint32_t reserved_97c;
 | 
						|
    uint32_t reserved_980;
 | 
						|
    uint32_t reserved_984;
 | 
						|
    uint32_t reserved_988;
 | 
						|
    uint32_t reserved_98c;
 | 
						|
    uint32_t reserved_990;
 | 
						|
    uint32_t reserved_994;
 | 
						|
    uint32_t reserved_998;
 | 
						|
    uint32_t reserved_99c;
 | 
						|
    uint32_t reserved_9a0;
 | 
						|
    uint32_t reserved_9a4;
 | 
						|
    uint32_t reserved_9a8;
 | 
						|
    uint32_t reserved_9ac;
 | 
						|
    uint32_t reserved_9b0;
 | 
						|
    uint32_t reserved_9b4;
 | 
						|
    uint32_t reserved_9b8;
 | 
						|
    uint32_t reserved_9bc;
 | 
						|
    uint32_t reserved_9c0;
 | 
						|
    uint32_t reserved_9c4;
 | 
						|
    uint32_t reserved_9c8;
 | 
						|
    uint32_t reserved_9cc;
 | 
						|
    uint32_t reserved_9d0;
 | 
						|
    uint32_t reserved_9d4;
 | 
						|
    uint32_t reserved_9d8;
 | 
						|
    uint32_t reserved_9dc;
 | 
						|
    uint32_t reserved_9e0;
 | 
						|
    uint32_t reserved_9e4;
 | 
						|
    uint32_t reserved_9e8;
 | 
						|
    uint32_t reserved_9ec;
 | 
						|
    uint32_t reserved_9f0;
 | 
						|
    uint32_t reserved_9f4;
 | 
						|
    uint32_t reserved_9f8;
 | 
						|
    uint32_t reserved_9fc;
 | 
						|
    uint32_t reserved_a00;
 | 
						|
    uint32_t reserved_a04;
 | 
						|
    uint32_t reserved_a08;
 | 
						|
    uint32_t reserved_a0c;
 | 
						|
    uint32_t reserved_a10;
 | 
						|
    uint32_t reserved_a14;
 | 
						|
    uint32_t reserved_a18;
 | 
						|
    uint32_t reserved_a1c;
 | 
						|
    uint32_t reserved_a20;
 | 
						|
    uint32_t reserved_a24;
 | 
						|
    uint32_t reserved_a28;
 | 
						|
    uint32_t reserved_a2c;
 | 
						|
    uint32_t reserved_a30;
 | 
						|
    uint32_t reserved_a34;
 | 
						|
    uint32_t reserved_a38;
 | 
						|
    uint32_t reserved_a3c;
 | 
						|
    uint32_t reserved_a40;
 | 
						|
    uint32_t reserved_a44;
 | 
						|
    uint32_t reserved_a48;
 | 
						|
    uint32_t reserved_a4c;
 | 
						|
    uint32_t reserved_a50;
 | 
						|
    uint32_t reserved_a54;
 | 
						|
    uint32_t reserved_a58;
 | 
						|
    uint32_t reserved_a5c;
 | 
						|
    uint32_t reserved_a60;
 | 
						|
    uint32_t reserved_a64;
 | 
						|
    uint32_t reserved_a68;
 | 
						|
    uint32_t reserved_a6c;
 | 
						|
    uint32_t reserved_a70;
 | 
						|
    uint32_t reserved_a74;
 | 
						|
    uint32_t reserved_a78;
 | 
						|
    uint32_t reserved_a7c;
 | 
						|
    uint32_t reserved_a80;
 | 
						|
    uint32_t reserved_a84;
 | 
						|
    uint32_t reserved_a88;
 | 
						|
    uint32_t reserved_a8c;
 | 
						|
    uint32_t reserved_a90;
 | 
						|
    uint32_t reserved_a94;
 | 
						|
    uint32_t reserved_a98;
 | 
						|
    uint32_t reserved_a9c;
 | 
						|
    uint32_t reserved_aa0;
 | 
						|
    uint32_t reserved_aa4;
 | 
						|
    uint32_t reserved_aa8;
 | 
						|
    uint32_t reserved_aac;
 | 
						|
    uint32_t reserved_ab0;
 | 
						|
    uint32_t reserved_ab4;
 | 
						|
    uint32_t reserved_ab8;
 | 
						|
    uint32_t reserved_abc;
 | 
						|
    uint32_t reserved_ac0;
 | 
						|
    uint32_t reserved_ac4;
 | 
						|
    uint32_t reserved_ac8;
 | 
						|
    uint32_t reserved_acc;
 | 
						|
    uint32_t reserved_ad0;
 | 
						|
    uint32_t reserved_ad4;
 | 
						|
    uint32_t reserved_ad8;
 | 
						|
    uint32_t reserved_adc;
 | 
						|
    uint32_t reserved_ae0;
 | 
						|
    uint32_t reserved_ae4;
 | 
						|
    uint32_t reserved_ae8;
 | 
						|
    uint32_t reserved_aec;
 | 
						|
    uint32_t reserved_af0;
 | 
						|
    uint32_t reserved_af4;
 | 
						|
    uint32_t reserved_af8;
 | 
						|
    uint32_t reserved_afc;
 | 
						|
    uint32_t reserved_b00;
 | 
						|
    uint32_t reserved_b04;
 | 
						|
    uint32_t reserved_b08;
 | 
						|
    uint32_t reserved_b0c;
 | 
						|
    uint32_t reserved_b10;
 | 
						|
    uint32_t reserved_b14;
 | 
						|
    uint32_t reserved_b18;
 | 
						|
    uint32_t reserved_b1c;
 | 
						|
    uint32_t reserved_b20;
 | 
						|
    uint32_t reserved_b24;
 | 
						|
    uint32_t reserved_b28;
 | 
						|
    uint32_t reserved_b2c;
 | 
						|
    uint32_t reserved_b30;
 | 
						|
    uint32_t reserved_b34;
 | 
						|
    uint32_t reserved_b38;
 | 
						|
    uint32_t reserved_b3c;
 | 
						|
    uint32_t reserved_b40;
 | 
						|
    uint32_t reserved_b44;
 | 
						|
    uint32_t reserved_b48;
 | 
						|
    uint32_t reserved_b4c;
 | 
						|
    uint32_t reserved_b50;
 | 
						|
    uint32_t reserved_b54;
 | 
						|
    uint32_t reserved_b58;
 | 
						|
    uint32_t reserved_b5c;
 | 
						|
    uint32_t reserved_b60;
 | 
						|
    uint32_t reserved_b64;
 | 
						|
    uint32_t reserved_b68;
 | 
						|
    uint32_t reserved_b6c;
 | 
						|
    uint32_t reserved_b70;
 | 
						|
    uint32_t reserved_b74;
 | 
						|
    uint32_t reserved_b78;
 | 
						|
    uint32_t reserved_b7c;
 | 
						|
    uint32_t reserved_b80;
 | 
						|
    uint32_t reserved_b84;
 | 
						|
    uint32_t reserved_b88;
 | 
						|
    uint32_t reserved_b8c;
 | 
						|
    uint32_t reserved_b90;
 | 
						|
    uint32_t reserved_b94;
 | 
						|
    uint32_t reserved_b98;
 | 
						|
    uint32_t reserved_b9c;
 | 
						|
    uint32_t reserved_ba0;
 | 
						|
    uint32_t reserved_ba4;
 | 
						|
    uint32_t reserved_ba8;
 | 
						|
    uint32_t reserved_bac;
 | 
						|
    uint32_t reserved_bb0;
 | 
						|
    uint32_t reserved_bb4;
 | 
						|
    uint32_t reserved_bb8;
 | 
						|
    uint32_t reserved_bbc;
 | 
						|
    uint32_t reserved_bc0;
 | 
						|
    uint32_t reserved_bc4;
 | 
						|
    uint32_t reserved_bc8;
 | 
						|
    uint32_t reserved_bcc;
 | 
						|
    uint32_t reserved_bd0;
 | 
						|
    uint32_t reserved_bd4;
 | 
						|
    uint32_t reserved_bd8;
 | 
						|
    uint32_t reserved_bdc;
 | 
						|
    uint32_t reserved_be0;
 | 
						|
    uint32_t reserved_be4;
 | 
						|
    uint32_t reserved_be8;
 | 
						|
    uint32_t reserved_bec;
 | 
						|
    uint32_t reserved_bf0;
 | 
						|
    uint32_t reserved_bf4;
 | 
						|
    uint32_t reserved_bf8;
 | 
						|
    uint32_t reserved_bfc;
 | 
						|
    uint32_t reserved_c00;
 | 
						|
    uint32_t reserved_c04;
 | 
						|
    uint32_t reserved_c08;
 | 
						|
    uint32_t reserved_c0c;
 | 
						|
    uint32_t reserved_c10;
 | 
						|
    uint32_t reserved_c14;
 | 
						|
    uint32_t reserved_c18;
 | 
						|
    uint32_t reserved_c1c;
 | 
						|
    uint32_t reserved_c20;
 | 
						|
    uint32_t reserved_c24;
 | 
						|
    uint32_t reserved_c28;
 | 
						|
    uint32_t reserved_c2c;
 | 
						|
    uint32_t reserved_c30;
 | 
						|
    uint32_t reserved_c34;
 | 
						|
    uint32_t reserved_c38;
 | 
						|
    uint32_t reserved_c3c;
 | 
						|
    uint32_t reserved_c40;
 | 
						|
    uint32_t reserved_c44;
 | 
						|
    uint32_t reserved_c48;
 | 
						|
    uint32_t reserved_c4c;
 | 
						|
    uint32_t reserved_c50;
 | 
						|
    uint32_t reserved_c54;
 | 
						|
    uint32_t reserved_c58;
 | 
						|
    uint32_t reserved_c5c;
 | 
						|
    uint32_t reserved_c60;
 | 
						|
    uint32_t reserved_c64;
 | 
						|
    uint32_t reserved_c68;
 | 
						|
    uint32_t reserved_c6c;
 | 
						|
    uint32_t reserved_c70;
 | 
						|
    uint32_t reserved_c74;
 | 
						|
    uint32_t reserved_c78;
 | 
						|
    uint32_t reserved_c7c;
 | 
						|
    uint32_t reserved_c80;
 | 
						|
    uint32_t reserved_c84;
 | 
						|
    uint32_t reserved_c88;
 | 
						|
    uint32_t reserved_c8c;
 | 
						|
    uint32_t reserved_c90;
 | 
						|
    uint32_t reserved_c94;
 | 
						|
    uint32_t reserved_c98;
 | 
						|
    uint32_t reserved_c9c;
 | 
						|
    uint32_t reserved_ca0;
 | 
						|
    uint32_t reserved_ca4;
 | 
						|
    uint32_t reserved_ca8;
 | 
						|
    uint32_t reserved_cac;
 | 
						|
    uint32_t reserved_cb0;
 | 
						|
    uint32_t reserved_cb4;
 | 
						|
    uint32_t reserved_cb8;
 | 
						|
    uint32_t reserved_cbc;
 | 
						|
    uint32_t reserved_cc0;
 | 
						|
    uint32_t reserved_cc4;
 | 
						|
    uint32_t reserved_cc8;
 | 
						|
    uint32_t reserved_ccc;
 | 
						|
    uint32_t reserved_cd0;
 | 
						|
    uint32_t reserved_cd4;
 | 
						|
    uint32_t reserved_cd8;
 | 
						|
    uint32_t reserved_cdc;
 | 
						|
    uint32_t reserved_ce0;
 | 
						|
    uint32_t reserved_ce4;
 | 
						|
    uint32_t reserved_ce8;
 | 
						|
    uint32_t reserved_cec;
 | 
						|
    uint32_t reserved_cf0;
 | 
						|
    uint32_t reserved_cf4;
 | 
						|
    uint32_t reserved_cf8;
 | 
						|
    uint32_t reserved_cfc;
 | 
						|
    uint32_t reserved_d00;
 | 
						|
    uint32_t reserved_d04;
 | 
						|
    uint32_t reserved_d08;
 | 
						|
    uint32_t reserved_d0c;
 | 
						|
    uint32_t reserved_d10;
 | 
						|
    uint32_t reserved_d14;
 | 
						|
    uint32_t reserved_d18;
 | 
						|
    uint32_t reserved_d1c;
 | 
						|
    uint32_t reserved_d20;
 | 
						|
    uint32_t reserved_d24;
 | 
						|
    uint32_t reserved_d28;
 | 
						|
    uint32_t reserved_d2c;
 | 
						|
    uint32_t reserved_d30;
 | 
						|
    uint32_t reserved_d34;
 | 
						|
    uint32_t reserved_d38;
 | 
						|
    uint32_t reserved_d3c;
 | 
						|
    uint32_t reserved_d40;
 | 
						|
    uint32_t reserved_d44;
 | 
						|
    uint32_t reserved_d48;
 | 
						|
    uint32_t reserved_d4c;
 | 
						|
    uint32_t reserved_d50;
 | 
						|
    uint32_t reserved_d54;
 | 
						|
    uint32_t reserved_d58;
 | 
						|
    uint32_t reserved_d5c;
 | 
						|
    uint32_t reserved_d60;
 | 
						|
    uint32_t reserved_d64;
 | 
						|
    uint32_t reserved_d68;
 | 
						|
    uint32_t reserved_d6c;
 | 
						|
    uint32_t reserved_d70;
 | 
						|
    uint32_t reserved_d74;
 | 
						|
    uint32_t reserved_d78;
 | 
						|
    uint32_t reserved_d7c;
 | 
						|
    uint32_t reserved_d80;
 | 
						|
    uint32_t reserved_d84;
 | 
						|
    uint32_t reserved_d88;
 | 
						|
    uint32_t reserved_d8c;
 | 
						|
    uint32_t reserved_d90;
 | 
						|
    uint32_t reserved_d94;
 | 
						|
    uint32_t reserved_d98;
 | 
						|
    uint32_t reserved_d9c;
 | 
						|
    uint32_t reserved_da0;
 | 
						|
    uint32_t reserved_da4;
 | 
						|
    uint32_t reserved_da8;
 | 
						|
    uint32_t reserved_dac;
 | 
						|
    uint32_t reserved_db0;
 | 
						|
    uint32_t reserved_db4;
 | 
						|
    uint32_t reserved_db8;
 | 
						|
    uint32_t reserved_dbc;
 | 
						|
    uint32_t reserved_dc0;
 | 
						|
    uint32_t reserved_dc4;
 | 
						|
    uint32_t reserved_dc8;
 | 
						|
    uint32_t reserved_dcc;
 | 
						|
    uint32_t reserved_dd0;
 | 
						|
    uint32_t reserved_dd4;
 | 
						|
    uint32_t reserved_dd8;
 | 
						|
    uint32_t reserved_ddc;
 | 
						|
    uint32_t reserved_de0;
 | 
						|
    uint32_t reserved_de4;
 | 
						|
    uint32_t reserved_de8;
 | 
						|
    uint32_t reserved_dec;
 | 
						|
    uint32_t reserved_df0;
 | 
						|
    uint32_t reserved_df4;
 | 
						|
    uint32_t reserved_df8;
 | 
						|
    uint32_t reserved_dfc;
 | 
						|
    uint32_t reserved_e00;
 | 
						|
    uint32_t reserved_e04;
 | 
						|
    uint32_t reserved_e08;
 | 
						|
    uint32_t reserved_e0c;
 | 
						|
    uint32_t reserved_e10;
 | 
						|
    uint32_t reserved_e14;
 | 
						|
    uint32_t reserved_e18;
 | 
						|
    uint32_t reserved_e1c;
 | 
						|
    uint32_t reserved_e20;
 | 
						|
    uint32_t reserved_e24;
 | 
						|
    uint32_t reserved_e28;
 | 
						|
    uint32_t reserved_e2c;
 | 
						|
    uint32_t reserved_e30;
 | 
						|
    uint32_t reserved_e34;
 | 
						|
    uint32_t reserved_e38;
 | 
						|
    uint32_t reserved_e3c;
 | 
						|
    uint32_t reserved_e40;
 | 
						|
    uint32_t reserved_e44;
 | 
						|
    uint32_t reserved_e48;
 | 
						|
    uint32_t reserved_e4c;
 | 
						|
    uint32_t reserved_e50;
 | 
						|
    uint32_t reserved_e54;
 | 
						|
    uint32_t reserved_e58;
 | 
						|
    uint32_t reserved_e5c;
 | 
						|
    uint32_t reserved_e60;
 | 
						|
    uint32_t reserved_e64;
 | 
						|
    uint32_t reserved_e68;
 | 
						|
    uint32_t reserved_e6c;
 | 
						|
    uint32_t reserved_e70;
 | 
						|
    uint32_t reserved_e74;
 | 
						|
    uint32_t reserved_e78;
 | 
						|
    uint32_t reserved_e7c;
 | 
						|
    uint32_t reserved_e80;
 | 
						|
    uint32_t reserved_e84;
 | 
						|
    uint32_t reserved_e88;
 | 
						|
    uint32_t reserved_e8c;
 | 
						|
    uint32_t reserved_e90;
 | 
						|
    uint32_t reserved_e94;
 | 
						|
    uint32_t reserved_e98;
 | 
						|
    uint32_t reserved_e9c;
 | 
						|
    uint32_t reserved_ea0;
 | 
						|
    uint32_t reserved_ea4;
 | 
						|
    uint32_t reserved_ea8;
 | 
						|
    uint32_t reserved_eac;
 | 
						|
    uint32_t reserved_eb0;
 | 
						|
    uint32_t reserved_eb4;
 | 
						|
    uint32_t reserved_eb8;
 | 
						|
    uint32_t reserved_ebc;
 | 
						|
    uint32_t reserved_ec0;
 | 
						|
    uint32_t reserved_ec4;
 | 
						|
    uint32_t reserved_ec8;
 | 
						|
    uint32_t reserved_ecc;
 | 
						|
    uint32_t reserved_ed0;
 | 
						|
    uint32_t reserved_ed4;
 | 
						|
    uint32_t reserved_ed8;
 | 
						|
    uint32_t reserved_edc;
 | 
						|
    uint32_t reserved_ee0;
 | 
						|
    uint32_t reserved_ee4;
 | 
						|
    uint32_t reserved_ee8;
 | 
						|
    uint32_t reserved_eec;
 | 
						|
    uint32_t reserved_ef0;
 | 
						|
    uint32_t reserved_ef4;
 | 
						|
    uint32_t reserved_ef8;
 | 
						|
    uint32_t reserved_efc;
 | 
						|
    uint32_t reserved_f00;
 | 
						|
    uint32_t reserved_f04;
 | 
						|
    uint32_t reserved_f08;
 | 
						|
    uint32_t reserved_f0c;
 | 
						|
    uint32_t reserved_f10;
 | 
						|
    uint32_t reserved_f14;
 | 
						|
    uint32_t reserved_f18;
 | 
						|
    uint32_t reserved_f1c;
 | 
						|
    uint32_t reserved_f20;
 | 
						|
    uint32_t reserved_f24;
 | 
						|
    uint32_t reserved_f28;
 | 
						|
    uint32_t reserved_f2c;
 | 
						|
    uint32_t reserved_f30;
 | 
						|
    uint32_t reserved_f34;
 | 
						|
    uint32_t reserved_f38;
 | 
						|
    uint32_t reserved_f3c;
 | 
						|
    uint32_t reserved_f40;
 | 
						|
    uint32_t reserved_f44;
 | 
						|
    uint32_t reserved_f48;
 | 
						|
    uint32_t reserved_f4c;
 | 
						|
    uint32_t reserved_f50;
 | 
						|
    uint32_t reserved_f54;
 | 
						|
    uint32_t reserved_f58;
 | 
						|
    uint32_t reserved_f5c;
 | 
						|
    uint32_t reserved_f60;
 | 
						|
    uint32_t reserved_f64;
 | 
						|
    uint32_t reserved_f68;
 | 
						|
    uint32_t reserved_f6c;
 | 
						|
    uint32_t reserved_f70;
 | 
						|
    uint32_t reserved_f74;
 | 
						|
    uint32_t reserved_f78;
 | 
						|
    uint32_t reserved_f7c;
 | 
						|
    uint32_t reserved_f80;
 | 
						|
    uint32_t reserved_f84;
 | 
						|
    uint32_t reserved_f88;
 | 
						|
    uint32_t reserved_f8c;
 | 
						|
    uint32_t reserved_f90;
 | 
						|
    uint32_t reserved_f94;
 | 
						|
    uint32_t reserved_f98;
 | 
						|
    uint32_t reserved_f9c;
 | 
						|
    uint32_t reserved_fa0;
 | 
						|
    uint32_t reserved_fa4;
 | 
						|
    uint32_t reserved_fa8;
 | 
						|
    uint32_t reserved_fac;
 | 
						|
    uint32_t reserved_fb0;
 | 
						|
    uint32_t reserved_fb4;
 | 
						|
    uint32_t reserved_fb8;
 | 
						|
    uint32_t reserved_fbc;
 | 
						|
    uint32_t reserved_fc0;
 | 
						|
    uint32_t reserved_fc4;
 | 
						|
    uint32_t reserved_fc8;
 | 
						|
    uint32_t reserved_fcc;
 | 
						|
    uint32_t reserved_fd0;
 | 
						|
    uint32_t reserved_fd4;
 | 
						|
    uint32_t reserved_fd8;
 | 
						|
    uint32_t reserved_fdc;
 | 
						|
    uint32_t reserved_fe0;
 | 
						|
    uint32_t reserved_fe4;
 | 
						|
    uint32_t reserved_fe8;
 | 
						|
    uint32_t reserved_fec;
 | 
						|
    uint32_t reserved_ff0;
 | 
						|
    uint32_t reserved_ff4;
 | 
						|
    uint32_t reserved_ff8;
 | 
						|
    union {
 | 
						|
        struct {
 | 
						|
            uint32_t sensitive_reg_date            :    28;
 | 
						|
            uint32_t reserved28                    :    4;
 | 
						|
        };
 | 
						|
        uint32_t val;
 | 
						|
    } reg_date;
 | 
						|
} sensitive_dev_t;
 | 
						|
extern sensitive_dev_t SENSITIVE;
 | 
						|
#ifdef __cplusplus
 | 
						|
}
 | 
						|
#endif
 | 
						|
 | 
						|
 | 
						|
 | 
						|
#endif /*_SOC_SENSITIVE_STRUCT_H_ */
 |