| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | // Copyright (C) 2003 Dolphin Project.
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | // This program is free software: you can redistribute it and/or modify
 | 
					
						
							|  |  |  | // it under the terms of the GNU General Public License as published by
 | 
					
						
							|  |  |  | // the Free Software Foundation, version 2.0.
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | // This program is distributed in the hope that it will be useful,
 | 
					
						
							|  |  |  | // but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
					
						
							|  |  |  | // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | 
					
						
							|  |  |  | // GNU General Public License 2.0 for more details.
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | // A copy of the GPL 2.0 should have been included with the program.
 | 
					
						
							|  |  |  | // If not, see http://www.gnu.org/licenses/
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | // Official SVN repository and contact information can be found at
 | 
					
						
							|  |  |  | // http://code.google.com/p/dolphin-emu/
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include "Common.h"
 | 
					
						
							|  |  |  | #include "ArmEmitter.h"
 | 
					
						
							|  |  |  | #include "CPUDetect.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <assert.h>
 | 
					
						
							|  |  |  | #include <stdarg.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | // For cache flushing on Symbian/iOS/Blackberry
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | #ifdef __SYMBIAN32__
 | 
					
						
							|  |  |  | #include <e32std.h>
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | #ifdef IOS
 | 
					
						
							|  |  |  | #include <libkern/OSCacheControl.h>
 | 
					
						
							|  |  |  | #include <sys/mman.h>
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | #ifdef BLACKBERRY
 | 
					
						
							|  |  |  | #include <sys/mman.h>
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | namespace ArmGen | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | inline u32 RotR(u32 a, int amount) { | 
					
						
							|  |  |  | 	if (!amount) return a; | 
					
						
							|  |  |  | 	return (a >> amount) | (a << (32 - amount)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | inline u32 RotL(u32 a, int amount) { | 
					
						
							|  |  |  | 	if (!amount) return a; | 
					
						
							|  |  |  | 	return (a << amount) | (a >> (32 - amount)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | bool TryMakeOperand2(u32 imm, Operand2 &op2) { | 
					
						
							|  |  |  | 	// Just brute force it.
 | 
					
						
							|  |  |  | 	for (int i = 0; i < 16; i++) { | 
					
						
							|  |  |  | 		int mask = RotR(0xFF, i * 2); | 
					
						
							|  |  |  | 		if ((imm & mask) == imm) { | 
					
						
							|  |  |  | 			op2 = Operand2((u8)(RotL(imm, i * 2)), (u8)i); | 
					
						
							|  |  |  | 			return true; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return false; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | bool TryMakeOperand2_AllowInverse(u32 imm, Operand2 &op2, bool *inverse) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (!TryMakeOperand2(imm, op2)) { | 
					
						
							|  |  |  | 		*inverse = true; | 
					
						
							|  |  |  | 		return TryMakeOperand2(~imm, op2); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		*inverse = false; | 
					
						
							|  |  |  | 		return true; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | bool TryMakeOperand2_AllowNegation(s32 imm, Operand2 &op2, bool *negated) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (!TryMakeOperand2(imm, op2)) { | 
					
						
							|  |  |  | 		*negated = true; | 
					
						
							|  |  |  | 		return TryMakeOperand2(-imm, op2); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		*negated = false; | 
					
						
							|  |  |  | 		return true; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | Operand2 AssumeMakeOperand2(u32 imm) { | 
					
						
							|  |  |  | 	Operand2 op2; | 
					
						
							|  |  |  | 	bool result = TryMakeOperand2(imm, op2); | 
					
						
							| 
									
										
										
										
											2013-09-01 23:25:57 -04:00
										 |  |  | 	(void) result; | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, result, "Could not make assumed Operand2."); | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 	return op2; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | bool ARMXEmitter::TrySetValue_TwoOp(ARMReg reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int ops = 0; | 
					
						
							|  |  |  | 	for (int i = 0; i < 16; i++) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		if ((val >> (i*2)) & 0x3) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			ops++; | 
					
						
							|  |  |  | 			i+=3; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	if (ops > 2) | 
					
						
							|  |  |  | 		return false; | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 	bool first = true; | 
					
						
							|  |  |  | 	for (int i = 0; i < 16; i++, val >>=2) { | 
					
						
							|  |  |  | 		if (val & 0x3) { | 
					
						
							|  |  |  | 			first ? MOV(reg, Operand2((u8)val, (u8)((16-i) & 0xF))) | 
					
						
							|  |  |  | 				  : ORR(reg, reg, Operand2((u8)val, (u8)((16-i) & 0xF))); | 
					
						
							|  |  |  | 			first = false; | 
					
						
							|  |  |  | 			i+=3; | 
					
						
							|  |  |  | 			val >>= 6; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return true; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | void ARMXEmitter::MOVI2F(ARMReg dest, float val, ARMReg tempReg, bool negate) | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | { | 
					
						
							|  |  |  | 	union {float f; u32 u;} conv; | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	conv.f = negate ? -val : val; | 
					
						
							|  |  |  | 	// Try moving directly first if mantisse is empty
 | 
					
						
							|  |  |  | 	if (cpu_info.bVFPv3 && ((conv.u & 0x7FFFF) == 0)) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		// VFP Encoding for Imms: <7> Not(<6>) Repeat(<6>,5) <5:0> Zeros(19)
 | 
					
						
							|  |  |  | 		bool bit6 = (conv.u & 0x40000000) == 0x40000000; | 
					
						
							|  |  |  | 		bool canEncode = true; | 
					
						
							|  |  |  | 		for (u32 mask = 0x20000000; mask >= 0x2000000; mask >>= 1) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			if (((conv.u & mask) == mask) == bit6) | 
					
						
							|  |  |  | 				canEncode = false; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		if (canEncode) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			u32 imm8 = (conv.u & 0x80000000) >> 24; // sign bit
 | 
					
						
							|  |  |  | 			imm8 |= (!bit6 << 6); | 
					
						
							|  |  |  | 			imm8 |= (conv.u & 0x1F80000) >> 19; | 
					
						
							|  |  |  | 			VMOV(dest, IMM(imm8)); | 
					
						
							|  |  |  | 			return; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	MOVI2R(tempReg, conv.u); | 
					
						
							|  |  |  | 	VMOV(dest, tempReg); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	// Otherwise, possible to use a literal pool and VLDR directly (+- 1020)
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | void ARMXEmitter::ADDI2R(ARMReg rd, ARMReg rs, u32 val, ARMReg scratch) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Operand2 op2; | 
					
						
							|  |  |  | 	bool negated; | 
					
						
							|  |  |  | 	if (TryMakeOperand2_AllowNegation(val, op2, &negated)) { | 
					
						
							|  |  |  | 		if (!negated) | 
					
						
							|  |  |  | 			ADD(rd, rs, op2); | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			SUB(rd, rs, op2); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		MOVI2R(scratch, val); | 
					
						
							|  |  |  | 		ADD(rd, rs, scratch); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | void ARMXEmitter::ANDI2R(ARMReg rd, ARMReg rs, u32 val, ARMReg scratch) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							|  |  |  | 	Operand2 op2; | 
					
						
							|  |  |  | 	bool inverse; | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	if (TryMakeOperand2_AllowInverse(val, op2, &inverse)) { | 
					
						
							|  |  |  | 		if (!inverse) { | 
					
						
							|  |  |  | 			AND(rd, rs, op2); | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			BIC(rd, rs, op2); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	} else { | 
					
						
							|  |  |  | 		MOVI2R(scratch, val); | 
					
						
							|  |  |  | 		AND(rd, rs, scratch); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | void ARMXEmitter::CMPI2R(ARMReg rs, u32 val, ARMReg scratch) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Operand2 op2; | 
					
						
							|  |  |  | 	bool negated; | 
					
						
							|  |  |  | 	if (TryMakeOperand2_AllowNegation(val, op2, &negated)) { | 
					
						
							|  |  |  | 		if (!negated) | 
					
						
							|  |  |  | 			CMP(rs, op2); | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			CMN(rs, op2); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		MOVI2R(scratch, val); | 
					
						
							|  |  |  | 		CMP(rs, scratch); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | void ARMXEmitter::ORI2R(ARMReg rd, ARMReg rs, u32 val, ARMReg scratch) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Operand2 op2; | 
					
						
							|  |  |  | 	if (TryMakeOperand2(val, op2)) { | 
					
						
							|  |  |  | 		ORR(rd, rs, op2); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		MOVI2R(scratch, val); | 
					
						
							|  |  |  | 		ORR(rd, rs, scratch); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::FlushLitPool() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	for(std::vector<LiteralPool>::iterator it = currentLitPool.begin(); it != currentLitPool.end(); ++it) { | 
					
						
							|  |  |  | 		// Search for duplicates
 | 
					
						
							|  |  |  | 		for(std::vector<LiteralPool>::iterator old_it = currentLitPool.begin(); old_it != it; ++old_it) { | 
					
						
							|  |  |  | 			if ((*old_it).val == (*it).val) | 
					
						
							|  |  |  | 				(*it).loc = (*old_it).loc; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		// Write the constant to Literal Pool
 | 
					
						
							|  |  |  | 		if (!(*it).loc) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 		{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 			(*it).loc = (s32)code; | 
					
						
							|  |  |  | 			Write32((*it).val); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		s32 offset = (*it).loc - (s32)(*it).ldr_address - 8; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		// Backpatch the LDR
 | 
					
						
							|  |  |  | 		*(u32*)(*it).ldr_address |= (offset >= 0) << 23 | abs(offset); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	// TODO: Save a copy of previous pools in case they are still in range.
 | 
					
						
							|  |  |  | 	currentLitPool.clear(); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::AddNewLit(u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	LiteralPool pool_item; | 
					
						
							|  |  |  | 	pool_item.loc = 0; | 
					
						
							|  |  |  | 	pool_item.val = val; | 
					
						
							|  |  |  | 	pool_item.ldr_address = code; | 
					
						
							|  |  |  | 	currentLitPool.push_back(pool_item); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::MOVI2R(ARMReg reg, u32 val, bool optimize) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Operand2 op2; | 
					
						
							|  |  |  | 	bool inverse; | 
					
						
							| 
									
										
										
										
											2013-03-19 21:51:12 -04:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	if (cpu_info.bArmV7 && !optimize) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		// For backpatching on ARMv7
 | 
					
						
							|  |  |  | 		MOVW(reg, val & 0xFFFF); | 
					
						
							|  |  |  | 		MOVT(reg, val, true); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	else if (TryMakeOperand2_AllowInverse(val, op2, &inverse)) { | 
					
						
							|  |  |  | 		inverse ? MVN(reg, op2) : MOV(reg, op2); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	} else { | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		if (cpu_info.bArmV7) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			// Use MOVW+MOVT for ARMv7+
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 			MOVW(reg, val & 0xFFFF); | 
					
						
							|  |  |  | 			if(val & 0xFFFF0000) | 
					
						
							|  |  |  | 				MOVT(reg, val, true); | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 		} else if (!TrySetValue_TwoOp(reg,val)) { | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 			// Use literal pool for ARMv6.
 | 
					
						
							|  |  |  | 			AddNewLit(val); | 
					
						
							| 
									
										
										
										
											2013-03-14 01:50:38 +00:00
										 |  |  | 			LDR(reg, _PC); // To be backpatched later
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::QuickCallFunction(ARMReg reg, void *func) { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	if (BLInRange(func)) { | 
					
						
							|  |  |  | 		BL(func); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		MOVI2R(reg, (u32)(func)); | 
					
						
							|  |  |  | 		BL(reg); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::SetCodePtr(u8 *ptr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	code = ptr; | 
					
						
							|  |  |  | 	startcode = code; | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	lastCacheFlushEnd = ptr; | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | const u8 *ARMXEmitter::GetCodePtr() const | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return code; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | u8 *ARMXEmitter::GetWritableCodePtr() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return code; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::ReserveCodeSpace(u32 bytes) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	for (u32 i = 0; i < bytes/4; i++) | 
					
						
							|  |  |  | 		Write32(0xE1200070); //bkpt 0
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | const u8 *ARMXEmitter::AlignCode16() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	ReserveCodeSpace((-(s32)code) & 15); | 
					
						
							|  |  |  | 	return code; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | const u8 *ARMXEmitter::AlignCodePage() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	ReserveCodeSpace((-(s32)code) & 4095); | 
					
						
							|  |  |  | 	return code; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::FlushIcache() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	FlushIcacheSection(lastCacheFlushEnd, code); | 
					
						
							|  |  |  | 	lastCacheFlushEnd = code; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::FlushIcacheSection(u8 *start, u8 *end) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | #ifdef __SYMBIAN32__
 | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 	User::IMB_Range(start, end); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | #elif defined(BLACKBERRY)
 | 
					
						
							|  |  |  | 	msync(start, end - start, MS_SYNC | MS_INVALIDATE_ICACHE); | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | #elif defined(IOS)
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 	// Header file says this is equivalent to: sys_icache_invalidate(start, end - start);
 | 
					
						
							|  |  |  | 	sys_cache_control(kCacheFunctionPrepareForExecution, start, end - start); | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | #elif !defined(_WIN32)
 | 
					
						
							| 
									
										
										
										
											2013-04-18 22:50:58 -05:00
										 |  |  | #ifdef __clang__
 | 
					
						
							|  |  |  | 	__clear_cache(start, end); | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 	__builtin___clear_cache(start, end); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2013-04-18 22:50:58 -05:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::SetCC(CCFlags cond) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	condition = cond << 28; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::NOP(int count) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	for (int i = 0; i < count; i++) { | 
					
						
							|  |  |  | 		Write32(condition | 0x01A00000); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::SETEND(bool BE) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	//SETEND is non-conditional
 | 
					
						
							|  |  |  | 	Write32( 0xF1010000 | (BE << 9)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::BKPT(u16 arg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | 0x01200070 | (arg << 4 & 0x000FFF00) | (arg & 0x0000000F)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::YIELD() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | 0x0320F001); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | FixupBranch ARMXEmitter::B() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	FixupBranch branch; | 
					
						
							|  |  |  | 	branch.type = 0; // Zero for B
 | 
					
						
							|  |  |  | 	branch.ptr = code; | 
					
						
							|  |  |  | 	branch.condition = condition; | 
					
						
							|  |  |  | 	//We'll write NOP here for now.
 | 
					
						
							|  |  |  | 	Write32(condition | 0x01A00000); | 
					
						
							|  |  |  | 	return branch; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | FixupBranch ARMXEmitter::BL() | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	FixupBranch branch; | 
					
						
							|  |  |  | 	branch.type = 1; // Zero for B
 | 
					
						
							|  |  |  | 	branch.ptr = code; | 
					
						
							|  |  |  | 	branch.condition = condition; | 
					
						
							|  |  |  | 	//We'll write NOP here for now.
 | 
					
						
							|  |  |  | 	Write32(condition | 0x01A00000); | 
					
						
							|  |  |  | 	return branch; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | FixupBranch ARMXEmitter::B_CC(CCFlags Cond) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	FixupBranch branch; | 
					
						
							|  |  |  | 	branch.type = 0; // Zero for B
 | 
					
						
							|  |  |  | 	branch.ptr = code; | 
					
						
							|  |  |  | 	branch.condition = Cond << 28; | 
					
						
							|  |  |  | 	//We'll write NOP here for now.
 | 
					
						
							|  |  |  | 	Write32(condition | 0x01A00000); | 
					
						
							|  |  |  | 	return branch; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::B_CC(CCFlags Cond, const void *fnptr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 distance = (s32)fnptr - (s32(code) + 8); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  |         _dbg_assert_msg_(DYNA_REC, distance > -33554432 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  |                      && distance <=  33554432, | 
					
						
							|  |  |  |                      "B_CC out of range (%p calls %p)", code, fnptr); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((Cond << 28) | 0x0A000000 | ((distance >> 2) & 0x00FFFFFF)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | FixupBranch ARMXEmitter::BL_CC(CCFlags Cond) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	FixupBranch branch; | 
					
						
							|  |  |  | 	branch.type = 1; // Zero for B
 | 
					
						
							|  |  |  | 	branch.ptr = code; | 
					
						
							|  |  |  | 	branch.condition = Cond << 28; | 
					
						
							|  |  |  | 	//We'll write NOP here for now.
 | 
					
						
							|  |  |  | 	Write32(condition | 0x01A00000); | 
					
						
							|  |  |  | 	return branch; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::SetJumpTarget(FixupBranch const &branch) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 distance =  (s32(code) - 8)  - (s32)branch.ptr; | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  |      _dbg_assert_msg_(DYNA_REC, distance > -33554432 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  |                      && distance <=  33554432, | 
					
						
							|  |  |  |                      "SetJumpTarget out of range (%p calls %p)", code, | 
					
						
							|  |  |  | 					 branch.ptr); | 
					
						
							|  |  |  | 	if(branch.type == 0) // B
 | 
					
						
							|  |  |  | 		*(u32*)branch.ptr = (u32)(branch.condition | (10 << 24) | ((distance >> 2) & | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 		0x00FFFFFF)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	else // BL
 | 
					
						
							|  |  |  | 		*(u32*)branch.ptr =	(u32)(branch.condition | 0x0B000000 | ((distance >> 2) | 
					
						
							|  |  |  | 		& 0x00FFFFFF)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::B (const void *fnptr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 distance = (s32)fnptr - (s32(code) + 8); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  |         _dbg_assert_msg_(DYNA_REC, distance > -33554432 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  |                      && distance <=  33554432, | 
					
						
							|  |  |  |                      "B out of range (%p calls %p)", code, fnptr); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32(condition | 0x0A000000 | ((distance >> 2) & 0x00FFFFFF)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::B(ARMReg src) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | 0x12FFF10 | src); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | bool ARMXEmitter::BLInRange(const void *fnptr) { | 
					
						
							|  |  |  | 	s32 distance = (s32)fnptr - (s32(code) + 8); | 
					
						
							|  |  |  | 	if (distance <= -33554432 || distance > 33554432) | 
					
						
							|  |  |  | 		return false; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		return true; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::BL(const void *fnptr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 distance = (s32)fnptr - (s32(code) + 8); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  |         _dbg_assert_msg_(DYNA_REC, distance > -33554432 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  |                      && distance <=  33554432, | 
					
						
							|  |  |  |                      "BL out of range (%p calls %p)", code, fnptr); | 
					
						
							|  |  |  | 	Write32(condition | 0x0B000000 | ((distance >> 2) & 0x00FFFFFF)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::BL(ARMReg src) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | 0x12FFF30 | src); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::PUSH(const int num, ...) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 RegList = 0; | 
					
						
							|  |  |  | 	u8 Reg; | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 	va_list vl; | 
					
						
							|  |  |  | 	va_start(vl, num); | 
					
						
							|  |  |  | 	for (i=0;i<num;i++) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		Reg = va_arg(vl, u32); | 
					
						
							|  |  |  | 		RegList |= (1 << Reg); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	va_end(vl); | 
					
						
							|  |  |  | 	Write32(condition | (2349 << 16) | RegList); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::POP(const int num, ...) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 RegList = 0; | 
					
						
							|  |  |  | 	u8 Reg; | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 	va_list vl; | 
					
						
							|  |  |  | 	va_start(vl, num); | 
					
						
							|  |  |  | 	for (i=0;i<num;i++) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		Reg = va_arg(vl, u32); | 
					
						
							|  |  |  | 		RegList |= (1 << Reg); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	va_end(vl); | 
					
						
							|  |  |  | 	Write32(condition | (2237 << 16) | RegList); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::WriteShiftedDataOp(u32 op, bool SetFlags, ARMReg dest, ARMReg src, Operand2 op2) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-10-09 22:57:31 +00:00
										 |  |  | 	if (op2.GetType() == TYPE_REG) | 
					
						
							|  |  |  | 		Write32(condition | (13 << 21) | (SetFlags << 20) | (dest << 12) | (op2.GetData() << 8) | ((op + 1) << 4) | src); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32(condition | (13 << 21) | (SetFlags << 20) | (dest << 12) | op2.Imm5() | (op << 4) | src); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | // IMM, REG, IMMSREG, RSR
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | // -1 for invalid if the instruction doesn't support that
 | 
					
						
							|  |  |  | const s32 InstOps[][4] = {{16, 0, 0, 0}, // AND(s)
 | 
					
						
							|  |  |  | 						  {17, 1, 1, 1}, // EOR(s)
 | 
					
						
							|  |  |  | 						  {18, 2, 2, 2}, // SUB(s)
 | 
					
						
							|  |  |  | 						  {19, 3, 3, 3}, // RSB(s)
 | 
					
						
							|  |  |  | 						  {20, 4, 4, 4}, // ADD(s)
 | 
					
						
							|  |  |  | 						  {21, 5, 5, 5}, // ADC(s)
 | 
					
						
							|  |  |  | 						  {22, 6, 6, 6}, // SBC(s)
 | 
					
						
							|  |  |  | 						  {23, 7, 7, 7}, // RSC(s)
 | 
					
						
							|  |  |  | 						  {24, 8, 8, 8}, // TST
 | 
					
						
							|  |  |  | 						  {25, 9, 9, 9}, // TEQ
 | 
					
						
							|  |  |  | 						  {26, 10, 10, 10}, // CMP
 | 
					
						
							|  |  |  | 						  {27, 11, 11, 11}, // CMN
 | 
					
						
							|  |  |  | 						  {28, 12, 12, 12}, // ORR(s)
 | 
					
						
							|  |  |  | 						  {29, 13, 13, 13}, // MOV(s)
 | 
					
						
							|  |  |  | 						  {30, 14, 14, 14}, // BIC(s)
 | 
					
						
							|  |  |  | 						  {31, 15, 15, 15}, // MVN(s)
 | 
					
						
							|  |  |  | 						  {24, -1, -1, -1}, // MOVW
 | 
					
						
							|  |  |  | 						  {26, -1, -1, -1}, // MOVT
 | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 						 }; | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 
 | 
					
						
							|  |  |  | const char *InstNames[] = { "AND", | 
					
						
							|  |  |  | 							"EOR", | 
					
						
							|  |  |  | 							"SUB", | 
					
						
							|  |  |  | 							"RSB", | 
					
						
							|  |  |  | 							"ADD", | 
					
						
							|  |  |  | 							"ADC", | 
					
						
							|  |  |  | 							"SBC", | 
					
						
							|  |  |  | 							"RSC", | 
					
						
							|  |  |  | 							"TST", | 
					
						
							|  |  |  | 							"TEQ", | 
					
						
							|  |  |  | 							"CMP", | 
					
						
							|  |  |  | 							"CMN", | 
					
						
							|  |  |  | 							"ORR", | 
					
						
							|  |  |  | 							"MOV", | 
					
						
							|  |  |  | 							"BIC", | 
					
						
							|  |  |  | 							"MVN" | 
					
						
							|  |  |  | 						  }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::AND (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(0, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::ANDS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(0, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::EOR (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(1, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::EORS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(1, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::SUB (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(2, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::SUBS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(2, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::RSB (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(3, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::RSBS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(3, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::ADD (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(4, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::ADDS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(4, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::ADC (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(5, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::ADCS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(5, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::SBC (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(6, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::SBCS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(6, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::RSC (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(7, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::RSCS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(7, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::TST (			  ARMReg Rn, Operand2 Rm) { WriteInstruction(8, R0, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::TEQ (			  ARMReg Rn, Operand2 Rm) { WriteInstruction(9, R0, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::CMP (			  ARMReg Rn, Operand2 Rm) { WriteInstruction(10, R0, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::CMN (			  ARMReg Rn, Operand2 Rm) { WriteInstruction(11, R0, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::ORR (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(12, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::ORRS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(12, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::MOV (ARMReg Rd,			 Operand2 Rm) { WriteInstruction(13, Rd, R0, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::MOVS(ARMReg Rd,			 Operand2 Rm) { WriteInstruction(13, Rd, R0, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::BIC (ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(14, Rd, Rn, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::BICS(ARMReg Rd, ARMReg Rn, Operand2 Rm) { WriteInstruction(14, Rd, Rn, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::MVN (ARMReg Rd,			 Operand2 Rm) { WriteInstruction(15, Rd, R0, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::MVNS(ARMReg Rd,			 Operand2 Rm) { WriteInstruction(15, Rd, R0, Rm, true); } | 
					
						
							|  |  |  | void ARMXEmitter::MOVW(ARMReg Rd,			 Operand2 Rm) { WriteInstruction(16, Rd, R0, Rm); } | 
					
						
							|  |  |  | void ARMXEmitter::MOVT(ARMReg Rd, Operand2 Rm, bool TopBits) { WriteInstruction(17, Rd, R0, TopBits ? Rm.Value >> 16 : Rm); } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::WriteInstruction (u32 Op, ARMReg Rd, ARMReg Rn, Operand2 Rm, bool SetFlags) // This can get renamed later
 | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 op = InstOps[Op][Rm.GetType()]; // Type always decided by last operand
 | 
					
						
							|  |  |  | 	u32 Data = Rm.GetData(); | 
					
						
							|  |  |  | 	if (Rm.GetType() == TYPE_IMM) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		switch (Op) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			// MOV cases that support IMM16
 | 
					
						
							|  |  |  | 			case 16: | 
					
						
							|  |  |  | 			case 17: | 
					
						
							|  |  |  | 				Data = Rm.Imm16(); | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 			default: | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	if (op == -1) | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 		_dbg_assert_msg_(DYNA_REC, false, "%s not yet support %d", InstNames[Op], Rm.GetType()); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	Write32(condition | (op << 21) | (SetFlags ? (1 << 20) : 0) | Rn << 16 | Rd << 12 | Data); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | // Data Operations
 | 
					
						
							|  |  |  | void ARMXEmitter::WriteSignedMultiply(u32 Op, u32 Op2, u32 Op3, ARMReg dest, ARMReg r1, ARMReg r2) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x7 << 24) | (Op << 20) | (dest << 16) | (Op2 << 12) | (r1 << 8) | (Op3 << 5) | (1 << 4) | r2); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::UDIV(ARMReg dest, ARMReg dividend, ARMReg divisor) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (!cpu_info.bIDIVa) | 
					
						
							|  |  |  | 		PanicAlert("Trying to use integer divide on hardware that doesn't support it. Bad programmer."); | 
					
						
							|  |  |  | 	WriteSignedMultiply(3, 0xF, 0, dest, divisor, dividend); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::SDIV(ARMReg dest, ARMReg dividend, ARMReg divisor) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (!cpu_info.bIDIVa) | 
					
						
							|  |  |  | 		PanicAlert("Trying to use integer divide on hardware that doesn't support it. Bad programmer."); | 
					
						
							|  |  |  | 	WriteSignedMultiply(1, 0xF, 0, dest, divisor, dividend); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::LSL (ARMReg dest, ARMReg src, Operand2 op2) { WriteShiftedDataOp(0, false, dest, src, op2);} | 
					
						
							|  |  |  | void ARMXEmitter::LSLS(ARMReg dest, ARMReg src, Operand2 op2) { WriteShiftedDataOp(0, true, dest, src, op2);} | 
					
						
							| 
									
										
										
										
											2013-09-14 09:06:49 +00:00
										 |  |  | void ARMXEmitter::LSR (ARMReg dest, ARMReg src, Operand2 op2) { WriteShiftedDataOp(2, false, dest, src, op2);} | 
					
						
							|  |  |  | void ARMXEmitter::LSRS(ARMReg dest, ARMReg src, Operand2 op2) { WriteShiftedDataOp(2, true, dest, src, op2);} | 
					
						
							| 
									
										
										
										
											2013-08-19 06:23:24 +00:00
										 |  |  | void ARMXEmitter::ASR (ARMReg dest, ARMReg src, Operand2 op2) { WriteShiftedDataOp(4, false, dest, src, op2);} | 
					
						
							|  |  |  | void ARMXEmitter::ASRS(ARMReg dest, ARMReg src, Operand2 op2) { WriteShiftedDataOp(4, true, dest, src, op2);} | 
					
						
							| 
									
										
										
										
											2013-09-14 09:06:49 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::MUL (ARMReg dest,	ARMReg src, ARMReg op2) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (dest << 16) | (src << 8) | (9 << 4) | op2); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::MULS(ARMReg dest,	ARMReg src, ARMReg op2) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (1 << 20) | (dest << 16) | (src << 8) | (9 << 4) | op2); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::Write4OpMultiply(u32 op, ARMReg destLo, ARMReg destHi, ARMReg rm, ARMReg rn) { | 
					
						
							|  |  |  | 	Write32(condition | (op << 20) | (destHi << 16) | (destLo << 12) | (rm << 8) | (9 << 4) | rn); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::UMULL(ARMReg destLo, ARMReg destHi, ARMReg rm, ARMReg rn) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write4OpMultiply(0x8, destLo, destHi, rn, rm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-19 06:23:24 +00:00
										 |  |  | void ARMXEmitter::UMULLS(ARMReg destLo, ARMReg destHi, ARMReg rm, ARMReg rn) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write4OpMultiply(0x9, destLo, destHi, rn, rm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::SMULL(ARMReg destLo, ARMReg destHi, ARMReg rm, ARMReg rn) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write4OpMultiply(0xC, destLo, destHi, rn, rm); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | void ARMXEmitter::UMLAL(ARMReg destLo, ARMReg destHi, ARMReg rm, ARMReg rn) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write4OpMultiply(0xA, destLo, destHi, rn, rm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::SMLAL(ARMReg destLo, ARMReg destHi, ARMReg rm, ARMReg rn) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write4OpMultiply(0xE, destLo, destHi, rn, rm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::UBFX(ARMReg dest, ARMReg rn, u8 lsb, u8 width) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x7E0 << 16) | ((width - 1) << 16) | (dest << 12) | (lsb << 7) | (5 << 4) | rn); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::CLZ(ARMReg rd, ARMReg rm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x16F << 16) | (rd << 12) | (0xF1 << 4) | rm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::BFI(ARMReg rd, ARMReg rn, u8 lsb, u8 width) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 msb = (lsb + width - 1); | 
					
						
							|  |  |  | 	if (msb > 31) msb = 31; | 
					
						
							|  |  |  | 	Write32(condition | (0x7C0 << 16) | (msb << 16) | (rd << 12) | (lsb << 7) | (1 << 4) | rn); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::SXTB (ARMReg dest, ARMReg op2) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x6AF << 16) | (dest << 12) | (7 << 4) | op2); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::SXTH (ARMReg dest, ARMReg op2, u8 rotation) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	SXTAH(dest, (ARMReg)15, op2, rotation); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | void ARMXEmitter::SXTAH(ARMReg dest, ARMReg src, ARMReg op2, u8 rotation) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							|  |  |  | 	// bits ten and 11 are the rotation amount, see 8.8.232 for more
 | 
					
						
							|  |  |  | 	// information
 | 
					
						
							|  |  |  | 	Write32(condition | (0x6B << 20) | (src << 16) | (dest << 12) | (rotation << 10) | (7 << 4) | op2); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | void ARMXEmitter::RBIT(ARMReg dest, ARMReg src) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	Write32(condition | (0x6F << 20) | (0xF << 16) | (dest << 12) | (0xF3 << 4) | src); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | void ARMXEmitter::REV (ARMReg dest, ARMReg src) | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	Write32(condition | (0x6BF << 16) | (dest << 12) | (0xF3 << 4) | src); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::REV16(ARMReg dest, ARMReg src) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	Write32(condition | (0x6BF << 16) | (dest << 12) | (0xFB << 4) | src); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::_MSR (bool write_nzcvq, bool write_g,		Operand2 op2) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x320F << 12) | (write_nzcvq << 19) | (write_g << 18) | op2.Imm12Mod()); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::_MSR (bool write_nzcvq, bool write_g,		ARMReg src) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x120F << 12) | (write_nzcvq << 19) | (write_g << 18) | src); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::MRS (ARMReg dest) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (16 << 20) | (15 << 16) | (dest << 12)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::LDREX(ARMReg dest, ARMReg base) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (25 << 20) | (base << 16) | (dest << 12) | 0xF9F); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | void ARMXEmitter::STREX(ARMReg result, ARMReg base, ARMReg op) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, (result != base && result != op), "STREX dest can't be other two registers"); | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	Write32(condition | (24 << 20) | (base << 16) | (result << 12) | (0xF9 << 4) | op); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::DMB () | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(0xF57FF05E); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::SVC(Operand2 op) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (0x0F << 24) | op.Imm24()); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | // IMM, REG, IMMSREG, RSR
 | 
					
						
							|  |  |  | // -1 for invalid if the instruction doesn't support that
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | const s32 LoadStoreOps[][4] = { | 
					
						
							|  |  |  | 	{0x40, 0x60, 0x60, -1}, // STR
 | 
					
						
							|  |  |  | 	{0x41, 0x61, 0x61, -1}, // LDR
 | 
					
						
							|  |  |  | 	{0x44, 0x64, 0x64, -1}, // STRB
 | 
					
						
							|  |  |  | 	{0x45, 0x65, 0x65, -1}, // LDRB
 | 
					
						
							|  |  |  | 	// Special encodings
 | 
					
						
							|  |  |  | 	{ 0x4,  0x0,  -1, -1}, // STRH
 | 
					
						
							|  |  |  | 	{ 0x5,  0x1,  -1, -1}, // LDRH
 | 
					
						
							|  |  |  | 	{ 0x5,  0x1,  -1, -1}, // LDRSB
 | 
					
						
							|  |  |  | 	{ 0x5,  0x1,  -1, -1}, // LDRSH
 | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | const char *LoadStoreNames[] = { | 
					
						
							|  |  |  | 	"STR", | 
					
						
							|  |  |  | 	"LDR", | 
					
						
							|  |  |  | 	"STRB", | 
					
						
							|  |  |  | 	"LDRB", | 
					
						
							|  |  |  | 	"STRH", | 
					
						
							|  |  |  | 	"LDRH", | 
					
						
							|  |  |  | 	"LDRSB", | 
					
						
							|  |  |  | 	"LDRSH", | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-14 01:50:38 +00:00
										 |  |  | void ARMXEmitter::WriteStoreOp(u32 Op, ARMReg Rt, ARMReg Rn, Operand2 Rm, bool RegAdd) | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | { | 
					
						
							|  |  |  | 	s32 op = LoadStoreOps[Op][Rm.GetType()]; // Type always decided by last operand
 | 
					
						
							|  |  |  | 	u32 Data; | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 	// Qualcomm chipsets get /really/ angry if you don't use index, even if the offset is zero.
 | 
					
						
							|  |  |  | 	// Some of these encodings require Index at all times anyway. Doesn't really matter.
 | 
					
						
							|  |  |  | 	// bool Index = op2 != 0 ? true : false;
 | 
					
						
							|  |  |  | 	bool Index = true; | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 	bool Add = false; | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 	// Special Encoding (misc addressing mode)
 | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 	bool SpecialOp = false; | 
					
						
							|  |  |  | 	bool Half = false; | 
					
						
							|  |  |  | 	bool SignedLoad = false; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (op == -1) | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 		_dbg_assert_msg_(DYNA_REC, false, "%s does not support %d", LoadStoreNames[Op], Rm.GetType()); | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	switch (Op) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		case 4: // STRH
 | 
					
						
							|  |  |  | 			SpecialOp = true; | 
					
						
							|  |  |  | 			Half = true; | 
					
						
							|  |  |  | 			SignedLoad = false; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 		case 5: // LDRH
 | 
					
						
							|  |  |  | 			SpecialOp = true; | 
					
						
							|  |  |  | 			Half = true; | 
					
						
							|  |  |  | 			SignedLoad = false; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 		case 6: // LDRSB
 | 
					
						
							|  |  |  | 			SpecialOp = true; | 
					
						
							|  |  |  | 			Half = false; | 
					
						
							|  |  |  | 			SignedLoad = true; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 		case 7: // LDRSH
 | 
					
						
							|  |  |  | 			SpecialOp = true; | 
					
						
							|  |  |  | 			Half = true; | 
					
						
							|  |  |  | 			SignedLoad = true; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	switch (Rm.GetType()) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		case TYPE_IMM: | 
					
						
							| 
									
										
										
										
											2013-03-14 01:50:38 +00:00
										 |  |  | 		{ | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 			s32 Temp = (s32)Rm.Value; | 
					
						
							|  |  |  | 			Data = abs(Temp); | 
					
						
							|  |  |  | 			// The offset is encoded differently on this one.
 | 
					
						
							|  |  |  | 			if (SpecialOp) | 
					
						
							| 
									
										
										
										
											2013-11-05 12:50:57 +00:00
										 |  |  | 				Data = ((Data & 0xF0) << 4) | (Data & 0xF); | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 			if (Temp >= 0) Add = true; | 
					
						
							| 
									
										
										
										
											2013-03-14 01:50:38 +00:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 		case TYPE_REG: | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 			Data = Rm.GetData(); | 
					
						
							|  |  |  | 			Add = RegAdd; | 
					
						
							|  |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 		case TYPE_IMMSREG: | 
					
						
							|  |  |  | 			if (!SpecialOp) | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				Data = Rm.GetData(); | 
					
						
							|  |  |  | 				Add = RegAdd; | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 			} | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 			// Intentional fallthrough: TYPE_IMMSREG not supported for misc addressing.
 | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 		default: | 
					
						
							|  |  |  | 			// RSR not supported for any of these
 | 
					
						
							|  |  |  | 			// We already have the warning above
 | 
					
						
							|  |  |  | 			BKPT(0x2); | 
					
						
							|  |  |  | 			return; | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	if (SpecialOp) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		// Add SpecialOp things
 | 
					
						
							| 
									
										
										
										
											2013-04-12 11:59:19 -05:00
										 |  |  | 		Data = (0x9 << 4) | (SignedLoad << 6) | (Half << 5) | Data; | 
					
						
							| 
									
										
										
										
											2013-03-13 14:08:54 -05:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	Write32(condition | (op << 20) | (Index << 24) | (Add << 23) | (Rn << 16) | (Rt << 12) | Data); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-14 01:50:38 +00:00
										 |  |  | void ARMXEmitter::LDR (ARMReg dest, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(1, dest, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::LDRB(ARMReg dest, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(3, dest, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::LDRH(ARMReg dest, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(5, dest, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::LDRSB(ARMReg dest, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(6, dest, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::LDRSH(ARMReg dest, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(7, dest, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::STR  (ARMReg result, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(0, result, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::STRH (ARMReg result, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(4, result, base, op2, RegAdd);} | 
					
						
							|  |  |  | void ARMXEmitter::STRB (ARMReg result, ARMReg base, Operand2 op2, bool RegAdd) { WriteStoreOp(2, result, base, op2, RegAdd);} | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::WriteRegStoreOp(u32 op, ARMReg dest, bool WriteBack, u16 RegList) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	Write32(condition | (op << 20) | (WriteBack << 21) | (dest << 16) | RegList); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::STMFD(ARMReg dest, bool WriteBack, const int Regnum, ...) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 RegList = 0; | 
					
						
							|  |  |  | 	u8 Reg; | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 	va_list vl; | 
					
						
							|  |  |  | 	va_start(vl, Regnum); | 
					
						
							|  |  |  | 	for (i=0;i<Regnum;i++) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		Reg = va_arg(vl, u32); | 
					
						
							|  |  |  | 		RegList |= (1 << Reg); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	va_end(vl); | 
					
						
							|  |  |  | 	WriteRegStoreOp(0x90, dest, WriteBack, RegList); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::LDMFD(ARMReg dest, bool WriteBack, const int Regnum, ...) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 RegList = 0; | 
					
						
							|  |  |  | 	u8 Reg; | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 	va_list vl; | 
					
						
							|  |  |  | 	va_start(vl, Regnum); | 
					
						
							|  |  |  | 	for (i=0;i<Regnum;i++) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		Reg = va_arg(vl, u32); | 
					
						
							|  |  |  | 		RegList |= (1 << Reg); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	va_end(vl); | 
					
						
							|  |  |  | 	WriteRegStoreOp(0x89, dest, WriteBack, RegList); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | ARMReg SubBase(ARMReg Reg) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							|  |  |  | 	if (Reg >= S0) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		if (Reg >= D0) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			if (Reg >= Q0) | 
					
						
							|  |  |  | 				return (ARMReg)((Reg - Q0) * 2); // Always gets encoded as a double register
 | 
					
						
							|  |  |  | 			return (ARMReg)(Reg - D0); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		return (ARMReg)(Reg - S0); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return Reg; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | u32 EncodeVd(ARMReg Vd) | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | { | 
					
						
							|  |  |  | 	bool quad_reg = Vd >= Q0; | 
					
						
							|  |  |  | 	bool double_reg = Vd >= D0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ARMReg Reg = SubBase(Vd); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (quad_reg) | 
					
						
							| 
									
										
										
										
											2013-03-18 00:10:56 +00:00
										 |  |  | 		return ((Reg & 0x10) << 18) | ((Reg & 0xF) << 12); | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 	else | 
					
						
							|  |  |  | 		if (double_reg) | 
					
						
							| 
									
										
										
										
											2013-03-18 00:10:56 +00:00
										 |  |  | 			return ((Reg & 0x10) << 18) | ((Reg & 0xF) << 12); | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 		else | 
					
						
							|  |  |  | 			return ((Reg & 0x1) << 22) | ((Reg & 0x1E) << 11); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | u32 EncodeVn(ARMReg Vn) | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | { | 
					
						
							|  |  |  | 	bool quad_reg = Vn >= Q0; | 
					
						
							|  |  |  | 	bool double_reg = Vn >= D0; | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 	ARMReg Reg = SubBase(Vn); | 
					
						
							|  |  |  | 	if (quad_reg) | 
					
						
							| 
									
										
										
										
											2013-03-18 00:10:56 +00:00
										 |  |  | 		return ((Reg & 0xF) << 16) | ((Reg & 0x10) << 3); | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 	else | 
					
						
							|  |  |  | 		if (double_reg) | 
					
						
							|  |  |  | 			return ((Reg & 0xF) << 16) | ((Reg & 0x10) << 3); | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			return ((Reg & 0x1E) << 15) | ((Reg & 0x1) << 7); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | u32 EncodeVm(ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | { | 
					
						
							|  |  |  | 	bool quad_reg = Vm >= Q0; | 
					
						
							|  |  |  | 	bool double_reg = Vm >= D0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ARMReg Reg = SubBase(Vm); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (quad_reg) | 
					
						
							| 
									
										
										
										
											2013-09-17 22:06:30 +00:00
										 |  |  | 		return ((Reg & 0x10) << 1) | (Reg & 0xF); | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 	else | 
					
						
							|  |  |  | 		if (double_reg) | 
					
						
							| 
									
										
										
										
											2013-09-17 22:06:30 +00:00
										 |  |  | 			return ((Reg & 0x10) << 1) | (Reg & 0xF); | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 		else | 
					
						
							|  |  |  | 			return ((Reg & 0x1) << 5) | (Reg >> 1); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | // Double/single, Neon
 | 
					
						
							|  |  |  | extern const VFPEnc VFPOps[16][2] = { | 
					
						
							| 
									
										
										
										
											2013-11-10 05:02:32 +00:00
										 |  |  | 	{{0xE0, 0xA0}, {  -1,   -1}}, // 0: VMLA
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	{{0xE1, 0xA4}, {  -1,   -1}}, // 1: VNMLA
 | 
					
						
							| 
									
										
										
										
											2013-11-10 05:02:32 +00:00
										 |  |  | 	{{0xE0, 0xA4}, {  -1,   -1}}, // 2: VMLS
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	{{0xE1, 0xA0}, {  -1,   -1}}, // 3: VNMLS
 | 
					
						
							| 
									
										
										
										
											2013-11-10 05:02:32 +00:00
										 |  |  | 	{{0xE3, 0xA0}, {  -1,   -1}}, // 4: VADD
 | 
					
						
							|  |  |  | 	{{0xE3, 0xA4}, {  -1,   -1}}, // 5: VSUB
 | 
					
						
							|  |  |  | 	{{0xE2, 0xA0}, {  -1,   -1}}, // 6: VMUL
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	{{0xE2, 0xA4}, {  -1,   -1}}, // 7: VNMUL
 | 
					
						
							|  |  |  | 	{{0xEB, 0xAC}, {  -1 /* 0x3B */,  -1 /* 0x70 */}}, // 8: VABS(Vn(0x0) used for encoding)
 | 
					
						
							|  |  |  | 	{{0xE8, 0xA0}, {  -1,   -1}}, // 9: VDIV
 | 
					
						
							|  |  |  | 	{{0xEB, 0xA4}, {  -1 /* 0x3B */,   -1 /* 0x78 */}}, // 10: VNEG(Vn(0x1) used for encoding)
 | 
					
						
							|  |  |  | 	{{0xEB, 0xAC}, {  -1,   -1}}, // 11: VSQRT (Vn(0x1) used for encoding)
 | 
					
						
							|  |  |  | 	{{0xEB, 0xA4}, {  -1,   -1}}, // 12: VCMP (Vn(0x4 | #0 ? 1 : 0) used for encoding)
 | 
					
						
							|  |  |  | 	{{0xEB, 0xAC}, {  -1,   -1}}, // 13: VCMPE (Vn(0x4 | #0 ? 1 : 0) used for encoding)
 | 
					
						
							|  |  |  | 	{{  -1,   -1}, {0x3B, 0x30}}, // 14: VABSi
 | 
					
						
							|  |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | const char *VFPOpNames[16] = { | 
					
						
							|  |  |  | 	"VMLA", | 
					
						
							|  |  |  | 	"VNMLA", | 
					
						
							|  |  |  | 	"VMLS", | 
					
						
							|  |  |  | 	"VNMLS", | 
					
						
							|  |  |  | 	"VADD", | 
					
						
							|  |  |  | 	"VSUB", | 
					
						
							|  |  |  | 	"VMUL", | 
					
						
							|  |  |  | 	"VNMUL", | 
					
						
							|  |  |  | 	"VABS", | 
					
						
							|  |  |  | 	"VDIV", | 
					
						
							|  |  |  | 	"VNEG", | 
					
						
							|  |  |  | 	"VSQRT", | 
					
						
							|  |  |  | 	"VCMP", | 
					
						
							|  |  |  | 	"VCMPE", | 
					
						
							|  |  |  | 	"VABSi", | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | void ARMXEmitter::WriteVFPDataOp(u32 Op, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	bool quad_reg = Vd >= Q0; | 
					
						
							| 
									
										
										
										
											2013-03-18 00:10:56 +00:00
										 |  |  | 	bool double_reg = Vd >= D0 && Vd < Q0; | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	VFPEnc enc = VFPOps[Op][quad_reg]; | 
					
						
							| 
									
										
										
										
											2013-03-18 08:45:33 -05:00
										 |  |  | 	if (enc.opc1 == -1 && enc.opc2 == -1) | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 		_dbg_assert_msg_(DYNA_REC, false, "%s does not support %s", VFPOpNames[Op], quad_reg ? "NEON" : "VFP"); | 
					
						
							| 
									
										
										
										
											2013-03-14 10:45:26 -05:00
										 |  |  | 	u32 VdEnc = EncodeVd(Vd); | 
					
						
							|  |  |  | 	u32 VnEnc = EncodeVn(Vn); | 
					
						
							|  |  |  | 	u32 VmEnc = EncodeVm(Vm); | 
					
						
							|  |  |  | 	u32 cond = quad_reg ? (0xF << 28) : condition; | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-18 00:10:56 +00:00
										 |  |  | 	Write32(cond | (enc.opc1 << 20) | VnEnc | VdEnc | (enc.opc2 << 4) | (quad_reg << 6) | (double_reg << 8) | VmEnc); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-09-17 22:06:30 +00:00
										 |  |  | void ARMXEmitter::WriteVFPDataOp6bit(u32 Op, ARMReg Vd, ARMReg Vn, ARMReg Vm, u32 bit6) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	bool quad_reg = Vd >= Q0; | 
					
						
							|  |  |  | 	bool double_reg = Vd >= D0 && Vd < Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	VFPEnc enc = VFPOps[Op][quad_reg]; | 
					
						
							|  |  |  | 	if (enc.opc1 == -1 && enc.opc2 == -1) | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 		_dbg_assert_msg_(DYNA_REC, false, "%s does not support %s", VFPOpNames[Op], quad_reg ? "NEON" : "VFP"); | 
					
						
							| 
									
										
										
										
											2013-09-17 22:06:30 +00:00
										 |  |  | 	u32 VdEnc = EncodeVd(Vd); | 
					
						
							|  |  |  | 	u32 VnEnc = EncodeVn(Vn); | 
					
						
							|  |  |  | 	u32 VmEnc = EncodeVm(Vm); | 
					
						
							|  |  |  | 	u32 cond = quad_reg ? (0xF << 28) : condition; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32(cond | (enc.opc1 << 20) | VnEnc | VdEnc | (enc.opc2 << 4) | (bit6 << 6) | (double_reg << 8) | VmEnc); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-18 00:10:56 +00:00
										 |  |  | void ARMXEmitter::VMLA(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(0, Vd, Vn, Vm); } | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | void ARMXEmitter::VNMLA(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(1, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VMLS(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(2, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VNMLS(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(3, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VADD(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(4, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VSUB(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(5, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VMUL(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(6, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VNMUL(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(7, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VABS(ARMReg Vd, ARMReg Vm){ WriteVFPDataOp(8, Vd, D0, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VDIV(ARMReg Vd, ARMReg Vn, ARMReg Vm){ WriteVFPDataOp(9, Vd, Vn, Vm); } | 
					
						
							|  |  |  | void ARMXEmitter::VNEG(ARMReg Vd, ARMReg Vm){ WriteVFPDataOp(10, Vd, D1, Vm); } | 
					
						
							| 
									
										
										
										
											2013-09-17 22:06:30 +00:00
										 |  |  | void ARMXEmitter::VSQRT(ARMReg Vd, ARMReg Vm){ WriteVFPDataOp6bit(11, Vd, D1, Vm, 3); } | 
					
						
							|  |  |  | void ARMXEmitter::VCMP(ARMReg Vd, ARMReg Vm){ WriteVFPDataOp6bit(12, Vd, D4, Vm, 1); } | 
					
						
							|  |  |  | void ARMXEmitter::VCMPE(ARMReg Vd, ARMReg Vm){ WriteVFPDataOp6bit(13, Vd, D4, Vm, 1); } | 
					
						
							|  |  |  | void ARMXEmitter::VCMP(ARMReg Vd){ WriteVFPDataOp6bit(12, Vd, D5, D0, 1); } | 
					
						
							|  |  |  | void ARMXEmitter::VCMPE(ARMReg Vd){ WriteVFPDataOp6bit(13, Vd, D5, D0, 1); } | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | void ARMXEmitter::VLDR(ARMReg Dest, ARMReg Base, s16 offset) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Dest >= S0 && Dest <= D31, "Passed Invalid dest register to VLDR"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Base <= R15, "Passed invalid Base register to VLDR"); | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | 	bool Add = offset >= 0 ? true : false; | 
					
						
							|  |  |  | 	u32 imm = abs(offset); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, (imm & 0xC03) == 0, "VLDR: Offset needs to be word aligned and small enough"); | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	if (imm & 0xC03) | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | 		ERROR_LOG(DYNA_REC, "VLDR: Bad offset %08x", imm); | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	bool single_reg = Dest < D0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Dest = SubBase(Dest); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (single_reg) | 
					
						
							|  |  |  | 	{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		Write32(condition | (0xD << 24) | (Add << 23) | ((Dest & 0x1) << 22) | (1 << 20) | (Base << 16) \ | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			| ((Dest & 0x1E) << 11) | (10 << 8) | (imm >> 2)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 	{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		Write32(condition | (0xD << 24) | (Add << 23) | ((Dest & 0x10) << 18) | (1 << 20) | (Base << 16) \ | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			| ((Dest & 0xF) << 12) | (11 << 8) | (imm >> 2)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | void ARMXEmitter::VSTR(ARMReg Src, ARMReg Base, s16 offset) | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Src >= S0 && Src <= D31, "Passed invalid src register to VSTR"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Base <= R15, "Passed invalid base register to VSTR"); | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | 	bool Add = offset >= 0 ? true : false; | 
					
						
							|  |  |  | 	u32 imm = abs(offset); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, (imm & 0xC03) == 0, "VSTR: Offset needs to be word aligned and small enough"); | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	if (imm & 0xC03) | 
					
						
							| 
									
										
										
										
											2013-03-06 01:51:24 +00:00
										 |  |  | 		ERROR_LOG(DYNA_REC, "VSTR: Bad offset %08x", imm); | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	bool single_reg = Src < D0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Src = SubBase(Src); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (single_reg) | 
					
						
							|  |  |  | 	{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		Write32(condition | (0xD << 24) | (Add << 23) | ((Src & 0x1) << 22) | (Base << 16) \ | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			| ((Src & 0x1E) << 11) | (10 << 8) | (imm >> 2)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 	{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		Write32(condition | (0xD << 24) | (Add << 23) | ((Src & 0x10) << 18) | (Base << 16) \ | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			| ((Src & 0xF) << 12) | (11 << 8) | (imm >> 2)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | void ARMXEmitter::VMRS(ARMReg Rt) { | 
					
						
							|  |  |  | 	Write32(condition | (0xEF << 20) | (1 << 16) | (Rt << 12) | 0xA10); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void ARMXEmitter::VMSR(ARMReg Rt) { | 
					
						
							|  |  |  | 	Write32(condition | (0xEE << 20) | (1 << 16) | (Rt << 12) | 0xA10); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | // VFP and ASIMD
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | void ARMXEmitter::VMOV(ARMReg Dest, Operand2 op2) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bVFPv3, "VMOV #imm requires VFPv3"); | 
					
						
							| 
									
										
										
										
											2013-09-08 21:49:56 +00:00
										 |  |  | 	bool double_reg = Dest >= D0; | 
					
						
							|  |  |  | 	Write32(condition | (0xEB << 20) | EncodeVd(Dest) | (0x5 << 9) | (double_reg << 8) | op2.Imm8VFP()); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::VMOV(ARMReg Dest, ARMReg Src, bool high) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Src < S0, "This VMOV doesn't support SRC other than ARM Reg"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Dest >= D0, "This VMOV doesn't support DEST other than VFP"); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	Dest = SubBase(Dest); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	Write32(condition | (0xE << 24) | (high << 21) | ((Dest & 0xF) << 16) | (Src << 12) \ | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 		| (0xB << 8) | ((Dest & 0x10) << 3) | (1 << 4)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-02-27 11:53:24 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | void ARMXEmitter::VMOV(ARMReg Dest, ARMReg Src) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (Dest > R15) | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		if (Src < S0) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			if (Dest < D0) | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				// Moving to a Neon register FROM ARM Reg
 | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 				Dest = (ARMReg)(Dest - S0); | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 				Write32(condition | (0xE0 << 20) | ((Dest & 0x1E) << 15) | (Src << 12) \ | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 						| (0xA << 8) | ((Dest & 0x1) << 7) | (1 << 4)); | 
					
						
							|  |  |  | 				return; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 			else | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				// Move 64bit from Arm reg
 | 
					
						
							| 
									
										
										
										
											2013-08-30 09:37:57 +00:00
										 |  |  | 				ARMReg Src2 = (ARMReg)(Src + 1); | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 				Dest = SubBase(Dest); | 
					
						
							| 
									
										
										
										
											2013-08-30 09:37:57 +00:00
										 |  |  | 				Write32(condition | (0xC4 << 20) | (Src2 << 16) | (Src << 12) \ | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 						| (0xB << 8) | ((Dest & 0x10) << 1) | (1 << 4) | (Dest & 0xF)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 				return; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		if (Src > R15) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			if (Src < D0) | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				// Moving to ARM Reg from Neon Register
 | 
					
						
							|  |  |  | 				Src = (ARMReg)(Src - S0); | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 				Write32(condition | (0xE1 << 20) | ((Src & 0x1E) << 15) | (Dest << 12) \ | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 						| (0xA << 8) | ((Src & 0x1) << 7) | (1 << 4)); | 
					
						
							|  |  |  | 				return; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 			else | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				// Move 64bit To Arm reg
 | 
					
						
							| 
									
										
										
										
											2013-09-18 17:20:28 -05:00
										 |  |  | 				ARMReg Dest2 = (ARMReg)(Dest + 1); | 
					
						
							|  |  |  | 				Src = SubBase(Src); | 
					
						
							|  |  |  | 				Write32(condition | (0xC5 << 20) | (Dest2 << 16) | (Dest << 12) \ | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 						| (0xB << 8) | ((Dest & 0x10) << 1) | (1 << 4) | (Src & 0xF)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 				return; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			// Move Arm reg to Arm reg
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			_dbg_assert_msg_(DYNA_REC, false, "VMOV doesn't support moving ARM registers"); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	// Moving NEON registers
 | 
					
						
							|  |  |  | 	int SrcSize = Src < D0 ? 1 : Src < Q0 ? 2 : 4; | 
					
						
							| 
									
										
										
										
											2013-09-01 23:25:57 -04:00
										 |  |  | 	(void) SrcSize; | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 	int DestSize = Dest < D0 ? 1 : Dest < Q0 ? 2 : 4; | 
					
						
							|  |  |  | 	bool Single = DestSize == 1; | 
					
						
							|  |  |  | 	bool Quad = DestSize == 4; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, SrcSize == DestSize, "VMOV doesn't support moving different register sizes"); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	Dest = SubBase(Dest); | 
					
						
							|  |  |  | 	Src = SubBase(Src); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Single) | 
					
						
							|  |  |  | 	{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		Write32(condition | (0x1D << 23) | ((Dest & 0x1) << 22) | (0x3 << 20) | ((Dest & 0x1E) << 11) \ | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 				| (0x5 << 9) | (1 << 6) | ((Src & 0x1) << 5) | ((Src & 0x1E) >> 1)); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		// Double and quad
 | 
					
						
							|  |  |  | 		if (Quad) | 
					
						
							|  |  |  | 		{ | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 			_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Trying to use quad registers when you don't support ASIMD."); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 			// Gets encoded as a Double register
 | 
					
						
							|  |  |  | 			Write32((0xF2 << 24) | ((Dest & 0x10) << 18) | (2 << 20) | ((Src & 0xF) << 16) \ | 
					
						
							|  |  |  | 				| ((Dest & 0xF) << 12) | (1 << 8) | ((Src & 0x10) << 3) | (1 << 6) \ | 
					
						
							|  |  |  | 				| ((Src & 0x10) << 1) | (1 << 4) | (Src & 0xF)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 		{ | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 			Write32(condition | (0x1D << 23) | ((Dest & 0x10) << 18) | (0x3 << 20) | ((Dest & 0xF) << 12) \ | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | 				| (0x2D << 6) | ((Src & 0x10) << 1) | (Src & 0xF)); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | void ARMXEmitter::VCVT(ARMReg Dest, ARMReg Source, int flags) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	bool single_reg = (Dest < D0) && (Source < D0); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	bool single_double = !single_reg && (Source < D0 || Dest < D0); | 
					
						
							|  |  |  | 	bool single_to_double = Source < D0; | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	int op  = ((flags & TO_INT) ? (flags & ROUND_TO_ZERO) : (flags & IS_SIGNED)) ? 1 : 0; | 
					
						
							|  |  |  | 	int op2 = ((flags & TO_INT) ? (flags & IS_SIGNED) : 0) ? 1 : 0; | 
					
						
							|  |  |  | 	Dest = SubBase(Dest); | 
					
						
							|  |  |  | 	Source = SubBase(Source); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 	if (single_double) | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 	{ | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 		// S32<->F64
 | 
					
						
							|  |  |  | 		if ((flags & TO_INT) || (flags & TO_FLOAT)) | 
					
						
							|  |  |  | 		{ | 
					
						
							|  |  |  | 			if (single_to_double) | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				Write32(condition | (0x1D << 23) | ((Dest & 0x10) << 18) | (0x7 << 19) \ | 
					
						
							|  |  |  | 					| ((Dest & 0xF) << 12) | (op << 7) | (0x2D << 6) | ((Source & 0x1) << 5) | (Source >> 1)); | 
					
						
							|  |  |  | 			} else { | 
					
						
							|  |  |  | 				Write32(condition | (0x1D << 23) | ((Dest & 0x1) << 22) | (0x7 << 19) | ((flags & TO_INT) << 18) | (op2 << 16) \ | 
					
						
							|  |  |  | 					| ((Dest & 0x1E) << 11) | (op << 7) | (0x2D << 6) | ((Source & 0x10) << 1) | (Source & 0xF)); | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		// F32<->F64
 | 
					
						
							|  |  |  | 		else { | 
					
						
							|  |  |  | 			if (single_to_double) | 
					
						
							|  |  |  | 			{ | 
					
						
							|  |  |  | 				Write32(condition | (0x1D << 23) | ((Dest & 0x10) << 18) | (0x3 << 20) | (0x7 << 16) \ | 
					
						
							| 
									
										
										
										
											2013-08-03 00:45:33 +00:00
										 |  |  | 					| ((Dest & 0xF) << 12) | (0x2B << 6) | ((Source & 0x1) << 5) | (Source >> 1)); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			} else { | 
					
						
							|  |  |  | 				Write32(condition | (0x1D << 23) | ((Dest & 0x1) << 22) | (0x3 << 20) | (0x7 << 16) \ | 
					
						
							| 
									
										
										
										
											2013-08-03 00:45:33 +00:00
										 |  |  | 					| ((Dest & 0x1E) << 11) | (0x2F << 6) | ((Source & 0x10) << 1) | (Source & 0xF)); | 
					
						
							| 
									
										
										
										
											2013-08-02 23:18:44 +00:00
										 |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else if (single_reg) { | 
					
						
							| 
									
										
										
										
											2013-03-11 13:57:55 -05:00
										 |  |  | 		Write32(condition | (0x1D << 23) | ((Dest & 0x1) << 22) | (0x7 << 19) | ((flags & TO_INT) << 18) | (op2 << 16) \ | 
					
						
							|  |  |  | 			| ((Dest & 0x1E) << 11) | (op << 7) | (0x29 << 6) | ((Source & 0x1) << 5) | (Source >> 1)); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		Write32(condition | (0x1D << 23) | ((Dest & 0x10) << 18) | (0x7 << 19) | ((flags & TO_INT) << 18) | (op2 << 16) \ | 
					
						
							|  |  |  | 			| ((Dest & 0xF) << 12) | (1 << 8) | (op << 7) | (0x29 << 6) | ((Source & 0x10) << 1) | (Source & 0xF)); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VABA(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 		| (encodedSize(Size) << 20) | EncodeVd(Vd) | (0x71 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VABAL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= D0 && Vn < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= D0 && Vm < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | (1 << 23) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 		| (encodedSize(Size) << 20) | EncodeVd(Vd) | (0x50 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VABD(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | (0xD << 8) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 			| (encodedSize(Size) << 20) | EncodeVd(Vd) | (0x70 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VABDL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= D0 && Vn < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= D0 && Vm < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | (1 << 23) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 		| (encodedSize(Size) << 20) | EncodeVd(Vd) | (0x70 << 4) | EncodeVm(Vm)); | 
					
						
							| 
									
										
										
										
											2013-02-26 13:49:00 -06:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VABS(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB1 << 16) | (encodedSize(Size) << 18) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 		| ((Size & F_32 ? 1 : 0) << 10) | (0x30 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void NEONXEmitter::VACGE(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	// Only Float
 | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | EncodeVn(Vn) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 		| (0xD1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void NEONXEmitter::VACGT(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	// Only Float
 | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 		| (0xD1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void NEONXEmitter::VACLE(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	VACGE(Vd, Vm, Vn); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void NEONXEmitter::VACLT(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	VACGT(Vd, Vn, Vm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VADD(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xD0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 			| (0x8 << 8) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VADDHN(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | (0x80 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VADDL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= D0 && Vn < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= D0 && Vm < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VADDW(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= D0 && Vm < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | (1 << 8) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VAND(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VBIC(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VBIF(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (3 << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VBIT(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (2 << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VBSL(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (1 << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCEQ(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xE0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 			| (0x81 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCEQ(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | (1 << 16) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | ((Size & F_32 ? 1 : 0) << 10) | (0x10 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCGE(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xE0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24)  | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 			| (0x31 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCGE(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | (1 << 16) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | ((Size & F_32 ? 1 : 0) << 10) | (0x8 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCGT(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | (0xE0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24)  | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) \ | 
					
						
							|  |  |  | 			| (0x30 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCGT(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (encodedSize(Size) << 18) | (1 << 16) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | ((Size & F_32 ? 1 : 0) << 10) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCLE(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	VCGE(Size, Vd, Vm, Vn); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCLE(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (encodedSize(Size) << 18) | (1 << 16) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | ((Size & F_32 ? 1 : 0) << 10) | (3 << 7) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCLS(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (encodedSize(Size) << 18) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | (1 << 10) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCLT(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	VCGT(Size, Vd, Vm, Vn); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCLT(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (encodedSize(Size) << 18) | (1 << 16) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | ((Size & F_32 ? 1 : 0) << 10) | (0x20 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCLZ(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (encodedSize(Size) << 18) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | (0x48 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VCNT(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Size & I_8, "Can only use I_8 with " __FUNCTION__); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (encodedSize(Size) << 18) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | (0x90 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VDUP(u32 Size, ARMReg Vd, ARMReg Vm, u8 index) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	u32 sizeEncoded = 0, indexEncoded = 0; | 
					
						
							|  |  |  | 	if (Size & I_8) | 
					
						
							|  |  |  | 		sizeEncoded = 1; | 
					
						
							|  |  |  | 	else if (Size & I_16) | 
					
						
							|  |  |  | 		sizeEncoded = 2; | 
					
						
							|  |  |  | 	else if (Size & I_32) | 
					
						
							|  |  |  | 		sizeEncoded = 4; | 
					
						
							|  |  |  | 	if (Size & I_8) | 
					
						
							|  |  |  | 		indexEncoded <<= 1; | 
					
						
							|  |  |  | 	else if (Size & I_16) | 
					
						
							|  |  |  | 		indexEncoded <<= 2; | 
					
						
							|  |  |  | 	else if (Size & I_32) | 
					
						
							|  |  |  | 		indexEncoded <<= 3; | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xD << 20) | (sizeEncoded << 16) | (indexEncoded << 16) \ | 
					
						
							|  |  |  | 		| EncodeVd(Vd) | (0xC0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VDUP(u32 Size, ARMReg Vd, ARMReg Rt) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Rt < D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 	Vd = SubBase(Vd); | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	u8 sizeEncoded = 0; | 
					
						
							|  |  |  | 	if (Size & I_8) | 
					
						
							|  |  |  | 		sizeEncoded = 2; | 
					
						
							|  |  |  | 	else if (Size & I_16) | 
					
						
							|  |  |  | 		sizeEncoded = 1; | 
					
						
							|  |  |  | 	else if (Size & I_32) | 
					
						
							|  |  |  | 		sizeEncoded = 0; | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	Write32((0xEE << 24) | (0x8 << 20) | ((sizeEncoded & 2) << 21) | (register_quad << 21) \ | 
					
						
							|  |  |  | 		| ((Vd & 0xF) << 16) | (Rt << 12) | (0xD1 << 4) | ((Vd & 0x10) << 3) | (1 << 4)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VEOR(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VEXT(ARMReg Vd, ARMReg Vn, ARMReg Vm, u8 index) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (0xB << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (index & 0xF) \ | 
					
						
							|  |  |  | 		| (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VFMA(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bVFPv4, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xC1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VFMS(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bVFPv4, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 	Write32((0xF2 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | (0xC1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VHADD(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 23) | (encodedSize(Size) << 20) \ | 
					
						
							|  |  |  | 		| EncodeVn(Vn) | EncodeVd(Vd) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VHSUB(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 23) | (encodedSize(Size) << 20) \ | 
					
						
							|  |  |  | 		| EncodeVn(Vn) | EncodeVd(Vd) | (1 << 9) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMAX(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xF0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 23) | (encodedSize(Size) << 20) \ | 
					
						
							|  |  |  | 			| EncodeVn(Vn) | EncodeVd(Vd) | (0x60 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMIN(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | (0xF0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 23) | (encodedSize(Size) << 20) \ | 
					
						
							|  |  |  | 			| EncodeVn(Vn) | EncodeVd(Vd) | (0x61 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMLA(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xD1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x90 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMLS(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | (0xD1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (1 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x90 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMLAL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= D0 && Vm < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | (encodedSize(Size) << 20) \ | 
					
						
							|  |  |  | 		| EncodeVn(Vn) | EncodeVd(Vd) | (0x80 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMLSL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vn >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vm >= D0 && Vm < Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float."); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | ((Size & I_UNSIGNED ? 1 : 0) << 24) | (encodedSize(Size) << 20) \ | 
					
						
							|  |  |  | 		| EncodeVn(Vn) | EncodeVd(Vd) | (0xA0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMUL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-10 05:02:32 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xD1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | ((Size & I_POLYNOMIAL) ? (1 << 24) : 0) | (encodedSize(Size) << 20) | \ | 
					
						
							|  |  |  | 				EncodeVn(Vn) | EncodeVd(Vd) | (0x91 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VMULL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-10 05:02:32 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0xC0 << 4) | ((Size & I_POLYNOMIAL) ? 1 << 9 : 0) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VNEG(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-10 05:02:32 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | (1 << 16) | \ | 
					
						
							|  |  |  | 			EncodeVd(Vd) | ((Size & F_32) ? 1 << 10 : 0) | (0xE << 6) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VORN(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (3 << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VORR(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (2 << 20) | EncodeVn(Vn) | EncodeVd(Vd) | (0x11 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VPADAL(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							| 
									
										
										
										
											2013-10-08 10:16:42 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x60 << 4) | ((Size & I_UNSIGNED) ? 1 << 7 : 0) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VPADD(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xD0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 		Write32((0xF2 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 				(0xB1 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VPADDL(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x20 << 4) | (Size & I_UNSIGNED ? 1 << 7 : 0) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VPMAX(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xF0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 				(0xA0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VPMIN(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | (0xF0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 				(0xA1 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQABS(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x70 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQADD(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQDMLAL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x90 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQDMLSL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0xB0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQDMULH(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0xB0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQDMULL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0xD0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQNEG(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x78 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQRDMULH(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0xB0 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQRSHL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 			(0x51 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQSHL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x41 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VQSUB(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x21 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRADDHN(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	Write32((0xF3 << 24) | (1 << 23) | ((encodedSize(Size) - 1) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 			(0x40 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRECPE(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (0xB << 16) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 			(0x40 << 4) | (Size & F_32 ? 1 << 8 : 0) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRECPS(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | EncodeVn(Vn) | EncodeVd(Vd) | (0xF1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VRHADD(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 			(0x10 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRSHL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x50 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRSQRTE(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 	Vd = SubBase(Vd); | 
					
						
							|  |  |  | 	Vm = SubBase(Vm); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | ((Vd & 0x10) << 18) | (0xB << 16) | 
					
						
							|  |  |  | 			| ((Vd & 0xF) << 12) | (9 << 7) | (Size & F_32 ? (1 << 8) : 0) | (register_quad << 6) | 
					
						
							|  |  |  | 			| ((Vm & 0x10) << 1) | (Vm & 0xF)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRSQRTS(ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0xF1 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VRSUBHN(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	Write32((0xF3 << 24) | (1 << 23) | ((encodedSize(Size) - 1) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 			(0x60 << 4) | EncodeVm(Vm)); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VSHL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= D0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, !(Size & F_32), __FUNCTION__ " doesn't support float"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x40 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VSUB(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (Size & F_32) | 
					
						
							|  |  |  | 		Write32((0xF2 << 24) | (1 << 21) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 				(0xD0 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		Write32((0xF3 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 				(0x80 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VSUBHN(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	Write32((0xF2 << 24) | (1 << 23) | ((encodedSize(Size) - 1) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 			(0x60 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VSUBL(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 			(0x20 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VSUBW(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | 	Write32((0xF2 << 24) | (Size & I_UNSIGNED ? 1 << 24 : 0) | (1 << 23) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | 			(0x30 << 4) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | void NEONXEmitter::VSWP(ARMReg Vd, ARMReg Vm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (1 << 17) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VTRN(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | (1 << 17) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(1 << 7) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VTST(u32 Size, ARMReg Vd, ARMReg Vn, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF2 << 24) | (encodedSize(Size) << 20) | EncodeVn(Vn) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x81 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VUZP(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | (1 << 17) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x10 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VZIP(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-11-11 01:46:57 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, Vd >= Q0, "Pass invalid register to " __FUNCTION__); | 
					
						
							|  |  |  | 	_dbg_assert_msg_(DYNA_REC, cpu_info.bNEON, "Can't use " __FUNCTION__ " when CPU doesn't support it"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (0xB << 20) | (encodedSize(Size) << 18) | (1 << 17) | EncodeVd(Vd) | \ | 
					
						
							|  |  |  | 			(0x18 << 4) | (register_quad << 6) | EncodeVm(Vm)); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VLD1(u32 Size, ARMReg Vd, ARMReg Rn, NEONAlignment align, ARMReg Rm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 	u32 spacing = 0x7; // Only support loading to 1 reg
 | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 	// Gets encoded as a double register
 | 
					
						
							|  |  |  | 	Vd = SubBase(Vd); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 	Write32((0xF4 << 24) | ((Vd & 0x10) << 18) | (1 << 21) | (Rn << 16) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 			| ((Vd & 0xF) << 12) | (spacing << 8) | (encodedSize(Size) << 6) | 
					
						
							|  |  |  | 			| (align << 4) | Rm); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VLD2(u32 Size, ARMReg Vd, ARMReg Rn, NEONAlignment align, ARMReg Rm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 spacing = 0x8; // Single spaced registers
 | 
					
						
							|  |  |  | 	// Gets encoded as a double register
 | 
					
						
							|  |  |  | 	Vd = SubBase(Vd); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 	Write32((0xF4 << 24) | ((Vd & 0x10) << 18) | (1 << 21) | (Rn << 16) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | 			| ((Vd & 0xF) << 12) | (spacing << 8) | (encodedSize(Size) << 6) | 
					
						
							|  |  |  | 			| (align << 4) | Rm); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VST1(u32 Size, ARMReg Vd, ARMReg Rn, NEONAlignment align, ARMReg Rm) | 
					
						
							| 
									
										
										
										
											2013-09-08 21:49:56 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 spacing = 0x7; // Single spaced registers
 | 
					
						
							|  |  |  | 	// Gets encoded as a double register
 | 
					
						
							|  |  |  | 	Vd = SubBase(Vd); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-29 01:23:17 -04:00
										 |  |  | 	Write32((0xF4 << 24) | ((Vd & 0x10) << 18) | (Rn << 16) | 
					
						
							| 
									
										
										
										
											2013-09-08 21:49:56 +00:00
										 |  |  | 			| ((Vd & 0xF) << 12) | (spacing << 8) | (encodedSize(Size) << 6) | 
					
						
							|  |  |  | 			| (align << 4) | Rm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VREVX(u32 size, u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	bool register_quad = Vd >= Q0; | 
					
						
							|  |  |  | 	Vd = SubBase(Vd); | 
					
						
							|  |  |  | 	Vm = SubBase(Vm); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	Write32((0xF3 << 24) | (1 << 23) | ((Vd & 0x10) << 18) | (0x3 << 20) | 
					
						
							|  |  |  | 			| (encodedSize(Size) << 18) | ((Vd & 0xF) << 12) | (size << 7) | 
					
						
							| 
									
										
										
										
											2013-09-08 21:49:56 +00:00
										 |  |  | 			| (register_quad << 6) | ((Vm & 0x10) << 1) | (Vm & 0xF)); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VREV64(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-09-24 05:41:36 +00:00
										 |  |  | 	VREVX(0, Size, Vd, Vm); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VREV32(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	VREVX(1, Size, Vd, Vm); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-12 01:01:54 +00:00
										 |  |  | void NEONXEmitter::VREV16(u32 Size, ARMReg Vd, ARMReg Vm) | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-09-24 05:41:36 +00:00
										 |  |  | 	VREVX(2, Size, Vd, Vm); | 
					
						
							| 
									
										
										
										
											2013-09-08 07:07:06 +00:00
										 |  |  | } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 |