forked from espressif/esp-idf
uart: fixed reset logic on ESP32-S3
This commit is contained in:
committed by
Michael (XIAO Xufeng)
parent
5f3f615ff1
commit
1bcb419fd2
@@ -56,6 +56,18 @@ typedef enum {
|
|||||||
UART_INTR_CMD_CHAR_DET = (0x1 << 18),
|
UART_INTR_CMD_CHAR_DET = (0x1 << 18),
|
||||||
} uart_intr_t;
|
} uart_intr_t;
|
||||||
|
|
||||||
|
/**
|
||||||
|
* @brief Configure the UART core reset.
|
||||||
|
*
|
||||||
|
* @param hw Beginning address of the peripheral registers.
|
||||||
|
* @param core_rst_en True to enable the core reset, otherwise set it false.
|
||||||
|
*
|
||||||
|
* @return None.
|
||||||
|
*/
|
||||||
|
static inline void uart_ll_set_reset_core(uart_dev_t *hw, bool core_rst_en)
|
||||||
|
{
|
||||||
|
hw->clk_conf.rst_core = core_rst_en;
|
||||||
|
}
|
||||||
|
|
||||||
/**
|
/**
|
||||||
* @brief Set the UART source clock.
|
* @brief Set the UART source clock.
|
||||||
|
@@ -108,6 +108,7 @@
|
|||||||
|
|
||||||
#define SOC_UART_SUPPORT_RTC_CLK (1) /*!< Support RTC clock as the clock source */
|
#define SOC_UART_SUPPORT_RTC_CLK (1) /*!< Support RTC clock as the clock source */
|
||||||
#define SOC_UART_SUPPORT_XTAL_CLK (1) /*!< Support XTAL clock as the clock source */
|
#define SOC_UART_SUPPORT_XTAL_CLK (1) /*!< Support XTAL clock as the clock source */
|
||||||
|
#define SOC_UART_REQUIRE_CORE_RESET (1)
|
||||||
|
|
||||||
/*--------------------------- SHA CAPS ---------------------------------------*/
|
/*--------------------------- SHA CAPS ---------------------------------------*/
|
||||||
/* Max amount of bytes in a single DMA operation is 4095,
|
/* Max amount of bytes in a single DMA operation is 4095,
|
||||||
|
Reference in New Issue
Block a user